Home
last modified time | relevance | path

Searched refs:mbox0_ok (Results 1 – 4 of 4) sorted by relevance

/linux-6.3-rc2/drivers/gpu/drm/nouveau/nvkm/falcon/
A Dga102.c107 ga102_flcn_fw_boot(struct nvkm_falcon_fw *fw, u32 *mbox0, u32 *mbox1, u32 mbox0_ok, u32 irqsclr) in ga102_flcn_fw_boot() argument
116 return gm200_flcn_fw_boot(fw, mbox0, mbox1, mbox0_ok, irqsclr); in ga102_flcn_fw_boot()
A Dgm200.c218 gm200_flcn_fw_boot(struct nvkm_falcon_fw *fw, u32 *pmbox0, u32 *pmbox1, u32 mbox0_ok, u32 irqsclr) in gm200_flcn_fw_boot() argument
239 if (FLCN_ERRON(falcon, ret || mbox0 != mbox0_ok, "mbox %08x %08x", mbox0, mbox1)) in gm200_flcn_fw_boot()
A Dfw.c75 bool release, u32 *pmbox0, u32 *pmbox1, u32 mbox0_ok, u32 irqsclr) in nvkm_falcon_fw_boot() argument
107 ret = fw->func->boot(fw, pmbox0, pmbox1, mbox0_ok, irqsclr); in nvkm_falcon_fw_boot()
/linux-6.3-rc2/drivers/gpu/drm/nouveau/include/nvkm/core/
A Dfalcon.h94 u32 *mbox0, u32 *mbox1, u32 mbox0_ok, u32 irqsclr);
147 bool release, u32 *pmbox0, u32 *pmbox1, u32 mbox0_ok, u32 irqsclr);

Completed in 6 milliseconds