Home
last modified time | relevance | path

Searched refs:mclk_mask (Results 1 – 8 of 8) sorted by relevance

/linux-6.3-rc2/sound/hda/
A Dintel-nhlt.c176 int mclk_mask = 0; in intel_nhlt_ssp_mclk_mask() local
223 mclk_mask |= blob[mdivc_offset] & GENMASK(1, 0); in intel_nhlt_ssp_mclk_mask()
232 if (hweight_long(mclk_mask) != 1) in intel_nhlt_ssp_mclk_mask()
235 return mclk_mask; in intel_nhlt_ssp_mclk_mask()
/linux-6.3-rc2/drivers/gpu/drm/amd/pm/swsmu/smu12/
A Drenoir_ppt.c253 uint32_t *mclk_mask, in renoir_get_profiling_clk_mask() argument
261 if (mclk_mask) in renoir_get_profiling_clk_mask()
263 *mclk_mask = NUM_MEMCLK_DPM_LEVELS - 1; in renoir_get_profiling_clk_mask()
269 if(mclk_mask) in renoir_get_profiling_clk_mask()
271 *mclk_mask = 0; in renoir_get_profiling_clk_mask()
286 uint32_t mclk_mask, soc_mask; in renoir_get_dpm_ultimate_freq() local
320 &mclk_mask, in renoir_get_dpm_ultimate_freq()
337 ret = renoir_get_dpm_clk_limited(smu, clk_type, mclk_mask, max); in renoir_get_dpm_ultimate_freq()
934 uint32_t sclk_mask, mclk_mask, soc_mask; in renoir_set_performance_level() local
1016 &mclk_mask, in renoir_set_performance_level()
[all …]
/linux-6.3-rc2/drivers/gpu/drm/amd/pm/swsmu/smu11/
A Dvangogh_ppt.c830 uint32_t *mclk_mask, in vangogh_get_profiling_clk_mask() argument
837 if (mclk_mask) in vangogh_get_profiling_clk_mask()
846 if (mclk_mask) in vangogh_get_profiling_clk_mask()
847 *mclk_mask = 0; in vangogh_get_profiling_clk_mask()
861 if (mclk_mask) in vangogh_get_profiling_clk_mask()
862 *mclk_mask = 0; in vangogh_get_profiling_clk_mask()
921 uint32_t mclk_mask; in vangogh_get_dpm_ultimate_freq() local
965 &mclk_mask, in vangogh_get_dpm_ultimate_freq()
1405 uint32_t soc_mask, mclk_mask, fclk_mask; in vangogh_set_performance_level() local
1444 &mclk_mask, in vangogh_set_performance_level()
[all …]
/linux-6.3-rc2/sound/soc/sof/intel/
A Dhda.c1622 int mclk_mask; in hda_machine_select() local
1648 mclk_mask = check_nhlt_ssp_mclk_mask(sdev, ssp_num); in hda_machine_select()
1650 if (mclk_mask < 0) { in hda_machine_select()
1655 dev_dbg(sdev->dev, "MCLK mask %#x found in NHLT\n", mclk_mask); in hda_machine_select()
1657 if (mclk_mask) { in hda_machine_select()
1658 dev_info(sdev->dev, "Overriding topology with MCLK mask %#x from NHLT\n", mclk_mask); in hda_machine_select()
1660 sdev->mclk_id_quirk = (mclk_mask & BIT(0)) ? 0 : 1; in hda_machine_select()
/linux-6.3-rc2/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
A Dvega12_hwmgr.c1718 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask) in vega12_get_profiling_clk_mask() argument
1726 *mclk_mask = 0; in vega12_get_profiling_clk_mask()
1733 *mclk_mask = VEGA12_UMD_PSTATE_MCLK_LEVEL; in vega12_get_profiling_clk_mask()
1740 *mclk_mask = 0; in vega12_get_profiling_clk_mask()
1743 *mclk_mask = mem_dpm_table->count - 1; in vega12_get_profiling_clk_mask()
1773 uint32_t mclk_mask = 0; in vega12_dpm_force_dpm_level() local
1790 ret = vega12_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask); in vega12_dpm_force_dpm_level()
1794 vega12_force_clock_level(hwmgr, PP_MCLK, 1 << mclk_mask); in vega12_dpm_force_dpm_level()
A Dvega20_hwmgr.c2515 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask) in vega20_get_profiling_clk_mask() argument
2523 *mclk_mask = 0; in vega20_get_profiling_clk_mask()
2530 *mclk_mask = VEGA20_UMD_PSTATE_MCLK_LEVEL; in vega20_get_profiling_clk_mask()
2537 *mclk_mask = 0; in vega20_get_profiling_clk_mask()
2540 *mclk_mask = mem_dpm_table->count - 1; in vega20_get_profiling_clk_mask()
2715 uint32_t sclk_mask, mclk_mask, soc_mask; in vega20_dpm_force_dpm_level() local
2734 ret = vega20_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask); in vega20_dpm_force_dpm_level()
2738 vega20_force_clock_level(hwmgr, PP_MCLK, 1 << mclk_mask); in vega20_dpm_force_dpm_level()
A Dsmu7_hwmgr.c3178 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *pcie_mask) in smu7_get_profiling_clk() argument
3196 *mclk_mask = golden_dpm_table->mclk_table.count - 1; in smu7_get_profiling_clk()
3199 *mclk_mask = golden_dpm_table->mclk_table.count - 2; in smu7_get_profiling_clk()
3235 *mclk_mask = 0; in smu7_get_profiling_clk()
3237 *mclk_mask = golden_dpm_table->mclk_table.count - 1; in smu7_get_profiling_clk()
3249 uint32_t mclk_mask = 0; in smu7_force_dpm_level() local
3266 ret = smu7_get_profiling_clk(hwmgr, level, &sclk_mask, &mclk_mask, &pcie_mask); in smu7_force_dpm_level()
3270 smu7_force_clock_level(hwmgr, PP_MCLK, 1<<mclk_mask); in smu7_force_dpm_level()
A Dvega10_hwmgr.c4186 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask) in vega10_get_profiling_clk_mask() argument
4196 *mclk_mask = VEGA10_UMD_PSTATE_MCLK_LEVEL; in vega10_get_profiling_clk_mask()
4202 *mclk_mask = 0; in vega10_get_profiling_clk_mask()
4212 *mclk_mask = table_info->vdd_dep_on_mclk->count - 1; in vega10_get_profiling_clk_mask()
4304 uint32_t mclk_mask = 0; in vega10_dpm_force_dpm_level() local
4321 ret = vega10_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask); in vega10_dpm_force_dpm_level()
4325 vega10_force_clock_level(hwmgr, PP_MCLK, 1<<mclk_mask); in vega10_dpm_force_dpm_level()

Completed in 58 milliseconds