Home
last modified time | relevance | path

Searched refs:mmVCE_LMI_VCPU_CACHE_40BIT_BAR2 (Results 1 – 3 of 3) sorted by relevance

/linux-6.3-rc2/drivers/gpu/drm/amd/include/asic_reg/vce/
A Dvce_4_0_offset.h166 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2 macro
/linux-6.3-rc2/drivers/gpu/drm/amd/amdgpu/
A Dvce_v3_0.c50 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2 0x8618 macro
571 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR2, (adev->vce.gpu_addr >> 8)); in vce_v3_0_mc_resume()
A Dvce_v4_0.c278 mmVCE_LMI_VCPU_CACHE_40BIT_BAR2), in vce_v4_0_sriov_start()
678 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_40BIT_BAR2), (adev->vce.gpu_addr >> 8)); in vce_v4_0_mc_resume()

Completed in 7 milliseconds