Home
last modified time | relevance | path

Searched refs:spll (Results 1 – 25 of 38) sorted by relevance

12

/linux-6.3-rc2/drivers/gpu/drm/radeon/
A Dradeon_clocks.c42 struct radeon_pll *spll = &rdev->clock.spll; in radeon_legacy_get_engine_clock() local
111 struct radeon_pll *spll = &rdev->clock.spll; in radeon_read_clocks_OF() local
186 struct radeon_pll *spll = &rdev->clock.spll; in radeon_get_clock_info() local
215 spll->reference_div = in radeon_get_clock_info()
267 spll->reference_div = in radeon_get_clock_info()
323 spll->min_post_div = 1; in radeon_get_clock_info()
324 spll->max_post_div = 1; in radeon_get_clock_info()
325 spll->min_ref_div = 2; in radeon_get_clock_info()
326 spll->max_ref_div = 0xff; in radeon_get_clock_info()
329 spll->best_vco = 0; in radeon_get_clock_info()
[all …]
A Dradeon_combios.c735 struct radeon_pll *spll = &rdev->clock.spll; in radeon_combios_get_clock_info() local
762 spll->reference_freq = RBIOS16(pll_info + 0x1a); in radeon_combios_get_clock_info()
763 spll->reference_div = RBIOS16(pll_info + 0x1c); in radeon_combios_get_clock_info()
764 spll->pll_out_min = RBIOS32(pll_info + 0x1e); in radeon_combios_get_clock_info()
765 spll->pll_out_max = RBIOS32(pll_info + 0x22); in radeon_combios_get_clock_info()
768 spll->pll_in_min = RBIOS32(pll_info + 0x48); in radeon_combios_get_clock_info()
769 spll->pll_in_max = RBIOS32(pll_info + 0x4c); in radeon_combios_get_clock_info()
772 spll->pll_in_min = 40; in radeon_combios_get_clock_info()
773 spll->pll_in_max = 500; in radeon_combios_get_clock_info()
A Dradeon_atombios.c1130 struct radeon_pll *spll = &rdev->clock.spll; in radeon_atom_get_clock_info() local
1183 spll->reference_freq = in radeon_atom_get_clock_info()
1186 spll->reference_freq = in radeon_atom_get_clock_info()
1188 spll->reference_div = 0; in radeon_atom_get_clock_info()
1190 spll->pll_out_min = in radeon_atom_get_clock_info()
1192 spll->pll_out_max = in radeon_atom_get_clock_info()
1196 if (spll->pll_out_min == 0) { in radeon_atom_get_clock_info()
1198 spll->pll_out_min = 64800; in radeon_atom_get_clock_info()
1200 spll->pll_out_min = 20000; in radeon_atom_get_clock_info()
1203 spll->pll_in_min = in radeon_atom_get_clock_info()
[all …]
A Drv740_dpm.c130 u32 reference_clock = rdev->clock.spll.reference_freq; in rv740_populate_sclk_value()
A Drv6xx_dpm.c163 u32 ref_clk = rdev->clock.spll.reference_freq; in rv6xx_output_stepping()
428 u32 ref_clk = rdev->clock.spll.reference_freq; in rv6xx_compute_count_for_delay()
551 u32 ref_clk = rdev->clock.spll.reference_freq; in rv6xx_program_engine_spread_spectrum()
840 u32 ref_clk = rdev->clock.spll.reference_freq; in rv6xx_program_bsp()
A Drs780_dpm.c991 u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) / in rs780_dpm_debugfs_print_current_performance_level()
1013 u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) / in rs780_dpm_get_current_sclk()
A Drv730_dpm.c49 u32 reference_clock = rdev->clock.spll.reference_freq; in rv730_populate_sclk_value()
A Dradeon_kms.c355 *value = rdev->clock.spll.reference_freq * 10; in radeon_info_ioctl()
A Dradeon_uvd.c959 unsigned vco_freq, ref_freq = rdev->clock.spll.reference_freq; in radeon_uvd_calc_upll_dividers()
/linux-6.3-rc2/drivers/gpu/drm/amd/amdgpu/
A Damdgpu_atomfirmware.c638 struct amdgpu_pll *spll = &adev->clock.spll; in amdgpu_atomfirmware_get_clock_info() local
673 spll->reference_freq = le32_to_cpu(smu_info->v31.core_refclk_10khz); in amdgpu_atomfirmware_get_clock_info()
675 spll->reference_freq = le32_to_cpu(smu_info->v40.core_refclk_10khz); in amdgpu_atomfirmware_get_clock_info()
677 spll->reference_div = 0; in amdgpu_atomfirmware_get_clock_info()
678 spll->min_post_div = 1; in amdgpu_atomfirmware_get_clock_info()
679 spll->max_post_div = 1; in amdgpu_atomfirmware_get_clock_info()
680 spll->min_ref_div = 2; in amdgpu_atomfirmware_get_clock_info()
681 spll->max_ref_div = 0xff; in amdgpu_atomfirmware_get_clock_info()
682 spll->min_feedback_div = 4; in amdgpu_atomfirmware_get_clock_info()
683 spll->max_feedback_div = 0xff; in amdgpu_atomfirmware_get_clock_info()
[all …]
A Damdgpu_atombios.c570 struct amdgpu_pll *spll = &adev->clock.spll; in amdgpu_atombios_get_clock_info() local
616 spll->reference_freq = in amdgpu_atombios_get_clock_info()
618 spll->reference_div = 0; in amdgpu_atombios_get_clock_info()
620 spll->pll_out_min = in amdgpu_atombios_get_clock_info()
622 spll->pll_out_max = in amdgpu_atombios_get_clock_info()
629 spll->pll_in_min = in amdgpu_atombios_get_clock_info()
631 spll->pll_in_max = in amdgpu_atombios_get_clock_info()
634 spll->min_post_div = 1; in amdgpu_atombios_get_clock_info()
635 spll->max_post_div = 1; in amdgpu_atombios_get_clock_info()
636 spll->min_ref_div = 2; in amdgpu_atombios_get_clock_info()
[all …]
A Dsoc21.c207 return adev->clock.spll.reference_freq; in soc21_get_xclk()
A Dsi.c1469 u32 reference_clock = adev->clock.spll.reference_freq; in si_get_xclk()
1723 unsigned vco_freq, ref_freq = adev->clock.spll.reference_freq; in si_calc_upll_dividers()
A Dnv.c359 return adev->clock.spll.reference_freq; in nv_get_xclk()
A Damdgpu.h392 struct amdgpu_pll spll; member
A Dsoc15.c342 u32 reference_clock = adev->clock.spll.reference_freq; in soc15_get_xclk()
/linux-6.3-rc2/drivers/clk/microchip/
A Dclk-core.c735 struct pic32_sys_pll *spll; in pic32_spll_clk_register() local
738 spll = devm_kzalloc(core->dev, sizeof(*spll), GFP_KERNEL); in pic32_spll_clk_register()
739 if (!spll) in pic32_spll_clk_register()
742 spll->core = core; in pic32_spll_clk_register()
743 spll->hw.init = &data->init_data; in pic32_spll_clk_register()
744 spll->ctrl_reg = data->ctrl_reg + core->iobase; in pic32_spll_clk_register()
745 spll->status_reg = data->status_reg + core->iobase; in pic32_spll_clk_register()
746 spll->lock_mask = data->lock_mask; in pic32_spll_clk_register()
749 spll->idiv = (readl(spll->ctrl_reg) >> PLL_IDIV_SHIFT) & PLL_IDIV_MASK; in pic32_spll_clk_register()
750 spll->idiv += 1; in pic32_spll_clk_register()
[all …]
/linux-6.3-rc2/drivers/gpu/drm/nouveau/nvkm/subdev/clk/
A Dnv40.c36 u32 spll; member
175 clk->spll = 0xc0000000 | (log2P << 16) | (N1 << 8) | M1; in nv40_clk_calc()
178 clk->spll = 0x00000000; in nv40_clk_calc()
193 nvkm_mask(device, 0x004008, 0xc007ffff, clk->spll); in nv40_clk_prog()
A Dnv50.c475 clk_mask(hwsq, spll[0], 0xc03f0100, (P1 << 19) | (P1 << 16)); in nv50_clk_calc()
482 clk_mask(hwsq, spll[0], 0xc03f0100, in nv50_clk_calc()
484 clk_mask(hwsq, spll[1], 0x0000ffff, (N << 8) | M); in nv50_clk_calc()
/linux-6.3-rc2/drivers/clk/imx/
A Dclk-imx31.c40 dummy, ckih, ckil, mpll, spll, upll, mcu_main, hsp, ahb, nfc, ipg, enumerator
60 clk[spll] = imx_clk_pllv1(IMX_PLLV1_IMX31, "spll", "ckih", base + MXC_CCM_SRPCTL); in _mx31_clocks_init()
/linux-6.3-rc2/Documentation/devicetree/bindings/clock/
A Dimx31-clock.yaml23 spll 4
/linux-6.3-rc2/drivers/gpu/drm/i915/display/
A Dintel_dpll_mgr.h194 u32 spll; member
A Dintel_dpll_mgr.c602 intel_de_write(dev_priv, SPLL_CTL, pll->state.hw_state.spll); in hsw_ddi_spll_enable()
677 hw_state->spll = val; in hsw_ddi_spll_get_hw_state()
1048 crtc_state->dpll_hw_state.spll = in hsw_ddi_spll_compute_dpll()
1071 switch (pll_state->spll & SPLL_FREQ_MASK) { in hsw_ddi_spll_get_freq()
1146 hw_state->wrpll, hw_state->spll); in hsw_dump_hw_state()
/linux-6.3-rc2/drivers/clk/samsung/
A Dclk-exynos5420.c150 apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll, enumerator
1474 [spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK,
/linux-6.3-rc2/arch/arm64/boot/dts/rockchip/
A Drk3588s.dtsi336 spll: clock-0 { label
339 clock-output-names = "spll";

Completed in 113 milliseconds

12