Searched refs:CLK_TOP_APLL1_DIV2 (Results 1 – 4 of 4) sorted by relevance
/linux-6.3-rc2/include/dt-bindings/clock/ |
A D | mediatek,mt6795-clk.h | 128 #define CLK_TOP_APLL1_DIV2 117 macro
|
A D | mt8173-clk.h | 133 #define CLK_TOP_APLL1_DIV2 123 macro
|
/linux-6.3-rc2/drivers/clk/mediatek/ |
A D | clk-mt6795-topckgen.c | 513 DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
|
A D | clk-mt8173-topckgen.c | 608 DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
|
Completed in 7 milliseconds