/linux-6.3-rc2/include/dt-bindings/clock/ |
A D | samsung,s3c64xx-clock.h | 101 #define SCLK_SPI1 89 macro
|
A D | exynos7-clk.h | 110 #define SCLK_SPI1 18 macro
|
A D | s5pv210.h | 192 #define SCLK_SPI1 170 macro
|
A D | rk3188-cru-common.h | 26 #define SCLK_SPI1 70 macro
|
A D | px30-cru.h | 39 #define SCLK_SPI1 37 macro
|
A D | rk3288-cru.h | 21 #define SCLK_SPI1 66 macro
|
A D | rk3308-cru.h | 32 #define SCLK_SPI1 28 macro
|
A D | rk3368-cru.h | 22 #define SCLK_SPI1 66 macro
|
A D | rk3399-cru.h | 29 #define SCLK_SPI1 72 macro
|
/linux-6.3-rc2/drivers/clk/samsung/ |
A D | clk-s3c64xx.c | 255 GATE_SCLK(SCLK_SPI1, "sclk_spi1", "dout_spi1", SCLK_GATE, 21), 355 ALIAS(SCLK_SPI1, "s3c6410-spi.1", "spi_busclk2"),
|
A D | clk-s5pv210.c | 673 GATE(SCLK_SPI1, "sclk_spi1", "dout_spi1", CLK_SRC_MASK0, 17,
|
A D | clk-exynos7.c | 786 GATE(SCLK_SPI1, "sclk_spi1_user", "mout_sclk_spi1_user",
|
/linux-6.3-rc2/arch/arm/boot/dts/ |
A D | rk3xxx.dtsi | 466 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
|
A D | s5pv210.dtsi | 174 clocks = <&clocks SCLK_SPI1>, <&clocks CLK_SPI1>;
|
A D | rk3288.dtsi | 293 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
|
/linux-6.3-rc2/drivers/clk/rockchip/ |
A D | clk-rk3188.c | 394 COMPOSITE_NOMUX(SCLK_SPI1, "sclk_spi1", "pclk_peri", 0,
|
A D | clk-rk3368.c | 538 COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
|
A D | clk-rk3288.c | 519 COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
|
A D | clk-px30.c | 747 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
|
A D | clk-rk3308.c | 406 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
|
A D | clk-rk3399.c | 1328 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
|
/linux-6.3-rc2/arch/arm64/boot/dts/rockchip/ |
A D | rk3368.dtsi | 249 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
|
A D | rk3308.dtsi | 377 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
|
A D | px30.dtsi | 642 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
|
A D | rk3399.dtsi | 765 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
|