Home
last modified time | relevance | path

Searched refs:SCLK_SPI1 (Results 1 – 25 of 25) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dsamsung,s3c64xx-clock.h101 #define SCLK_SPI1 89 macro
A Dexynos7-clk.h110 #define SCLK_SPI1 18 macro
A Ds5pv210.h192 #define SCLK_SPI1 170 macro
A Drk3188-cru-common.h26 #define SCLK_SPI1 70 macro
A Dpx30-cru.h39 #define SCLK_SPI1 37 macro
A Drk3288-cru.h21 #define SCLK_SPI1 66 macro
A Drk3308-cru.h32 #define SCLK_SPI1 28 macro
A Drk3368-cru.h22 #define SCLK_SPI1 66 macro
A Drk3399-cru.h29 #define SCLK_SPI1 72 macro
/linux-6.3-rc2/drivers/clk/samsung/
A Dclk-s3c64xx.c255 GATE_SCLK(SCLK_SPI1, "sclk_spi1", "dout_spi1", SCLK_GATE, 21),
355 ALIAS(SCLK_SPI1, "s3c6410-spi.1", "spi_busclk2"),
A Dclk-s5pv210.c673 GATE(SCLK_SPI1, "sclk_spi1", "dout_spi1", CLK_SRC_MASK0, 17,
A Dclk-exynos7.c786 GATE(SCLK_SPI1, "sclk_spi1_user", "mout_sclk_spi1_user",
/linux-6.3-rc2/arch/arm/boot/dts/
A Drk3xxx.dtsi466 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
A Ds5pv210.dtsi174 clocks = <&clocks SCLK_SPI1>, <&clocks CLK_SPI1>;
A Drk3288.dtsi293 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
/linux-6.3-rc2/drivers/clk/rockchip/
A Dclk-rk3188.c394 COMPOSITE_NOMUX(SCLK_SPI1, "sclk_spi1", "pclk_peri", 0,
A Dclk-rk3368.c538 COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
A Dclk-rk3288.c519 COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
A Dclk-px30.c747 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
A Dclk-rk3308.c406 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
A Dclk-rk3399.c1328 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
/linux-6.3-rc2/arch/arm64/boot/dts/rockchip/
A Drk3368.dtsi249 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
A Drk3308.dtsi377 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
A Dpx30.dtsi642 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
A Drk3399.dtsi765 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;

Completed in 50 milliseconds