Home
last modified time | relevance | path

Searched refs:cpll (Results 1 – 19 of 19) sorted by relevance

/linux-6.3-rc2/drivers/clk/pxa/
A Dclk-pxa.c220 rate = freqs[i].cpll; in pxa2xx_determine_rate()
238 rate = freqs[closest_below].cpll; in pxa2xx_determine_rate()
240 rate = freqs[closest_above].cpll; in pxa2xx_determine_rate()
A Dclk-pxa.h137 unsigned long cpll; member
A Dclk-pxa25x.c242 if (pxa25x_freqs[i].cpll == rate) in clk_pxa25x_cpll_set_rate()
A Dclk-pxa27x.c234 if (pxa27x_freqs[i].cpll == rate) in clk_pxa27x_cpll_set_rate()
/linux-6.3-rc2/drivers/clk/samsung/
A Dclk-exynos5410.c61 apll, cpll, epll, mpll, enumerator
242 [cpll] = PLL(pll_35xx, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
A Dclk-exynos5250.c105 apll, mpll, cpll, epll, vpll, gpll, bpll, enumerator
741 [cpll] = PLL(pll_35xx, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
A Dclk-exynos5420.c150 apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll, enumerator
1464 [cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
/linux-6.3-rc2/drivers/clk/rockchip/
A Dclk-rk3188.c19 apll, cpll, dpll, gpll, enumerator
220 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
231 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
A Dclk-rk3128.c18 apll, dpll, cpll, gpll, enumerator
163 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
A Dclk-rk3228.c19 apll, dpll, cpll, gpll, enumerator
173 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6),
A Dclk-rk3328.c21 apll, dpll, cpll, gpll, npll, enumerator
221 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
A Dclk-rk3368.c17 apllb, aplll, dpll, cpll, gpll, npll, enumerator
136 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3368_PLL_CON(12),
A Dclk-rk3288.c24 apll, dpll, cpll, gpll, npll, enumerator
230 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8),
A Dclk-px30.c18 apll, dpll, cpll, npll, apll_b_h, apll_b_l, enumerator
191 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
A Dclk-rv1126.c28 apll, dpll, cpll, hpll, enumerator
202 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
A Dclk-rk3399.c19 lpll, bpll, dpll, cpll, gpll, npll, vpll, enumerator
225 [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
A Dclk-rk3568.c23 apll, dpll, gpll, cpll, npll, vpll, enumerator
327 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
A Dclk-rk3588.c31 b0pll, b1pll, lpll, v0pll, aupll, cpll, gpll, npll, ppll, enumerator
673 [cpll] = PLL(pll_rk3588, PLL_CPLL, "cpll", mux_pll_p,
/linux-6.3-rc2/arch/arm64/boot/dts/rockchip/
A Drk3328.dtsi787 * We need set cpll child clk div first,
788 * and then set the cpll frequency.

Completed in 35 milliseconds