/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn30/ |
A D | dcn30_dwb.c | 46 static bool dwb3_get_caps(struct dwbc *dwbc, struct dwb_caps *caps) in dwb3_get_caps() argument 66 void dwb3_config_fc(struct dwbc *dwbc, struct dc_dwb_params *params) in dwb3_config_fc() argument 91 bool dwb3_enable(struct dwbc *dwbc, struct dc_dwb_params *params) in dwb3_enable() argument 100 dwb3_config_fc(dwbc, params); in dwb3_enable() 119 bool dwb3_disable(struct dwbc *dwbc) in dwb3_disable() argument 133 bool dwb3_update(struct dwbc *dwbc, struct dc_dwb_params *params) in dwb3_update() argument 171 bool dwb3_is_enabled(struct dwbc *dwbc) in dwb3_is_enabled() argument 183 void dwb3_set_stereo(struct dwbc *dwbc, in dwb3_set_stereo() argument 198 void dwb3_set_new_content(struct dwbc *dwbc, in dwb3_set_new_content() argument 206 void dwb3_set_denorm(struct dwbc *dwbc, struct dc_dwb_params *params) in dwb3_set_denorm() argument [all …]
|
A D | dcn30_dwb_cm.c | 270 struct dwbc *dwbc, in dwb3_ogam_set_input_transfer_func() argument 273 struct dcn30_dwbc *dwbc30 = TO_DCN30_DWBC(dwbc); in dwb3_ogam_set_input_transfer_func() 298 struct dwbc *dwbc, in dwb3_program_gamut_remap() argument 303 struct dcn30_dwbc *dwbc30 = TO_DCN30_DWBC(dwbc); in dwb3_program_gamut_remap() 353 struct dwbc *dwbc, in dwb3_set_gamut_remap() argument 356 struct dcn30_dwbc *dwbc30 = TO_DCN30_DWBC(dwbc); in dwb3_set_gamut_remap() 362 dwb3_program_gamut_remap(dwbc, NULL, adjust.gamut_coef_format, CM_GAMUT_REMAP_MODE_BYPASS); in dwb3_set_gamut_remap() 376 dwb3_program_gamut_remap(dwbc, arr_reg_val, in dwb3_set_gamut_remap() 379 dwb3_program_gamut_remap(dwbc, arr_reg_val, in dwb3_set_gamut_remap() 386 struct dwbc *dwbc, in dwb3_program_hdr_mult() argument [all …]
|
A D | dcn30_dwb.h | 861 struct dwbc base; 874 bool dwb3_enable(struct dwbc *dwbc, struct dc_dwb_params *params); 876 bool dwb3_disable(struct dwbc *dwbc); 878 bool dwb3_update(struct dwbc *dwbc, struct dc_dwb_params *params); 880 bool dwb3_is_enabled(struct dwbc *dwbc); 882 void dwb3_set_stereo(struct dwbc *dwbc, 885 void dwb3_set_new_content(struct dwbc *dwbc, 888 void dwb3_config_fc(struct dwbc *dwbc, 894 struct dwbc *dwbc, 898 struct dwbc *dwbc, [all …]
|
A D | dcn30_hwseq.c | 249 struct dwbc *dwb; in dcn30_update_writeback() 250 dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst]; in dcn30_update_writeback() 266 struct dwbc *dwb; in dcn30_mmhubbub_warmup() 272 dwb = dc->res_pool->dwbc[wb_info[i].dwb_pipe_inst]; in dcn30_mmhubbub_warmup() 301 dwb = dc->res_pool->dwbc[wb_info[i].dwb_pipe_inst]; in dcn30_mmhubbub_warmup() 324 struct dwbc *dwb; in dcn30_enable_writeback() 328 dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst]; in dcn30_enable_writeback() 353 struct dwbc *dwb; in dcn30_disable_writeback() 357 dwb = dc->res_pool->dwbc[dwb_pipe_inst]; in dcn30_disable_writeback() 376 struct dwbc *dwb; in dcn30_program_all_writeback_pipes_in_tree() [all …]
|
A D | dcn30_resource.c | 1161 if (pool->base.dwbc[i] != NULL) { in dcn30_resource_destruct() 1162 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); in dcn30_resource_destruct() 1163 pool->base.dwbc[i] = NULL; in dcn30_resource_destruct() 1253 pool->dwbc[i] = &dwbc30->base; in dcn30_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/inc/hw/ |
A D | dwb.h | 181 struct dwbc *dwbc, argument 185 struct dwbc *dwbc, 191 struct dwbc *dwbc, 195 struct dwbc *dwbc); 198 struct dwbc *dwbc, 202 struct dwbc *dwbc, 207 struct dwbc *dwbc, 214 struct dwbc *dwbc, 219 struct dwbc *dwbc, 224 struct dwbc *dwbc, [all …]
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn20/ |
A D | dcn20_dwb.c | 50 static bool dwb2_get_caps(struct dwbc *dwbc, struct dwb_caps *caps) in dwb2_get_caps() argument 72 void dwb2_config_dwb_cnv(struct dwbc *dwbc, struct dc_dwb_params *params) in dwb2_config_dwb_cnv() argument 99 static bool dwb2_enable(struct dwbc *dwbc, struct dc_dwb_params *params) in dwb2_enable() argument 124 dwb2_set_scaler(dwbc, params); in dwb2_enable() 135 bool dwb2_disable(struct dwbc *dwbc) in dwb2_disable() argument 158 static bool dwb2_update(struct dwbc *dwbc, struct dc_dwb_params *params) in dwb2_update() argument 198 bool dwb2_is_enabled(struct dwbc *dwbc) in dwb2_is_enabled() argument 210 void dwb2_set_stereo(struct dwbc *dwbc, in dwb2_set_stereo() argument 226 void dwb2_set_new_content(struct dwbc *dwbc, in dwb2_set_new_content() argument 235 static void dwb2_set_warmup(struct dwbc *dwbc, in dwb2_set_warmup() argument [all …]
|
A D | dcn20_dwb.h | 389 struct dwbc base; 402 bool dwb2_disable(struct dwbc *dwbc); 404 bool dwb2_is_enabled(struct dwbc *dwbc); 406 void dwb2_set_stereo(struct dwbc *dwbc, 409 void dwb2_set_new_content(struct dwbc *dwbc, 412 void dwb2_config_dwb_cnv(struct dwbc *dwbc, 415 void dwb2_set_scaler(struct dwbc *dwbc, struct dc_dwb_params *params);
|
A D | dcn20_hwseq.c | 2169 struct dwbc *dwb; in dcn20_enable_writeback() 2175 dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst]; in dcn20_enable_writeback() 2195 struct dwbc *dwb; in dcn20_disable_writeback() 2199 dwb = dc->res_pool->dwbc[dwb_pipe_inst]; in dcn20_disable_writeback() 2883 res_pool->dwbc[i]->mcif = res_pool->mcif_wb[i]; in dcn20_fpga_init_hw()
|
A D | dcn20_resource.c | 1176 if (pool->base.dwbc[i] != NULL) { in dcn20_resource_destruct() 1177 kfree(TO_DCN20_DWBC(pool->base.dwbc[i])); in dcn20_resource_destruct() 1178 pool->base.dwbc[i] = NULL; in dcn20_resource_destruct() 2269 pool->dwbc[i] = &dwbc20->base; in dcn20_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn10/ |
A D | dcn10_dwb.c | 47 static bool dwb1_get_caps(struct dwbc *dwbc, struct dwb_caps *caps) in dwb1_get_caps() argument 66 static bool dwb1_enable(struct dwbc *dwbc, struct dc_dwb_params *params) in dwb1_enable() argument 68 struct dcn10_dwbc *dwbc10 = TO_DCN10_DWBC(dwbc); in dwb1_enable() 71 dwbc->funcs->disable(dwbc); in dwb1_enable() 83 static bool dwb1_disable(struct dwbc *dwbc) in dwb1_disable() argument 85 struct dcn10_dwbc *dwbc10 = TO_DCN10_DWBC(dwbc); in dwb1_disable()
|
A D | dcn10_dwb.h | 256 struct dwbc base;
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/inc/ |
A D | core_types.h | 248 struct dwbc *dwbc[MAX_DWB_PIPES]; member 428 struct dwbc *dwbc; member
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/core/ |
A D | dc_stream.c | 450 struct dwbc *dwb; in dc_stream_add_writeback() 469 dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst]; in dc_stream_add_writeback() 490 struct dwbc *dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst]; in dc_stream_add_writeback() 501 struct dwbc *dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst]; in dc_stream_add_writeback()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn303/ |
A D | dcn303_resource.c | 681 pool->dwbc[i] = &dwbc30->base; in dcn303_dwbc_create() 1011 if (pool->dwbc[i] != NULL) { in dcn303_resource_destruct() 1012 kfree(TO_DCN30_DWBC(pool->dwbc[i])); in dcn303_resource_destruct() 1013 pool->dwbc[i] = NULL; in dcn303_resource_destruct()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn302/ |
A D | dcn302_resource.c | 738 pool->dwbc[i] = &dwbc30->base; in dcn302_dwbc_create() 1085 if (pool->dwbc[i] != NULL) { in dcn302_resource_destruct() 1086 kfree(TO_DCN30_DWBC(pool->dwbc[i])); in dcn302_resource_destruct() 1087 pool->dwbc[i] = NULL; in dcn302_resource_destruct()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn301/ |
A D | dcn301_resource.c | 1134 if (pool->base.dwbc[i] != NULL) { in dcn301_destruct() 1135 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); in dcn301_destruct() 1136 pool->base.dwbc[i] = NULL; in dcn301_destruct() 1218 pool->dwbc[i] = &dwbc30->base; in dcn301_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn316/ |
A D | dcn316_resource.c | 1470 if (pool->base.dwbc[i] != NULL) { in dcn316_resource_destruct() 1471 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); in dcn316_resource_destruct() 1472 pool->base.dwbc[i] = NULL; in dcn316_resource_destruct() 1559 pool->dwbc[i] = &dwbc30->base; in dcn31_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn314/ |
A D | dcn314_resource.c | 1503 if (pool->base.dwbc[i] != NULL) { in dcn314_resource_destruct() 1504 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); in dcn314_resource_destruct() 1505 pool->base.dwbc[i] = NULL; in dcn314_resource_destruct() 1592 pool->dwbc[i] = &dwbc30->base; in dcn31_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn315/ |
A D | dcn315_resource.c | 1469 if (pool->base.dwbc[i] != NULL) { in dcn315_resource_destruct() 1470 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); in dcn315_resource_destruct() 1471 pool->base.dwbc[i] = NULL; in dcn315_resource_destruct() 1558 pool->dwbc[i] = &dwbc30->base; in dcn31_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn321/ |
A D | dcn321_resource.c | 1445 if (pool->base.dwbc[i] != NULL) { in dcn321_resource_destruct() 1446 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); in dcn321_resource_destruct() 1447 pool->base.dwbc[i] = NULL; in dcn321_resource_destruct() 1523 pool->dwbc[i] = &dwbc30->base; in dcn321_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn21/ |
A D | dcn21_resource.c | 762 if (pool->base.dwbc[i] != NULL) { in dcn21_resource_destruct() 763 kfree(TO_DCN20_DWBC(pool->base.dwbc[i])); in dcn21_resource_destruct() 764 pool->base.dwbc[i] = NULL; in dcn21_resource_destruct()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn31/ |
A D | dcn31_resource.c | 1471 if (pool->base.dwbc[i] != NULL) { in dcn31_resource_destruct() 1472 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); in dcn31_resource_destruct() 1473 pool->base.dwbc[i] = NULL; in dcn31_resource_destruct() 1560 pool->dwbc[i] = &dwbc30->base; in dcn31_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn32/ |
A D | dcn32_resource.c | 1460 if (pool->base.dwbc[i] != NULL) { in dcn32_resource_destruct() 1461 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); in dcn32_resource_destruct() 1462 pool->base.dwbc[i] = NULL; in dcn32_resource_destruct() 1538 pool->dwbc[i] = &dwbc30->base; in dcn32_dwbc_create()
|
/linux-6.3-rc2/drivers/gpu/drm/amd/display/dc/dcn201/ |
A D | dcn201_hwseq.c | 341 res_pool->dwbc[i]->mcif = res_pool->mcif_wb[i]; in dcn201_init_hw()
|