Home
last modified time | relevance | path

Searched refs:refin (Results 1 – 7 of 7) sorted by relevance

/linux-6.3-rc2/drivers/clk/sprd/
A Dpll.c83 return refin[refin_id]; in pll_get_refin()
104 u64 refin; in _sprd_pll_recalc_rate() local
114 refin = pll_get_refin(pll); in _sprd_pll_recalc_rate()
117 refin = refin * 2; in _sprd_pll_recalc_rate()
122 refin = refin / 2; in _sprd_pll_recalc_rate()
137 k2 + refin * nint * CLK_PLL_1M; in _sprd_pll_recalc_rate()
156 u64 tmp, refin, fvco = rate; in _sprd_pll_set_rate() local
162 refin = pll_get_refin(pll); in _sprd_pll_set_rate()
168 refin = refin * 2; in _sprd_pll_set_rate()
191 nint = do_div(fvco, refin * CLK_PLL_1M); in _sprd_pll_set_rate()
[all …]
/linux-6.3-rc2/Documentation/devicetree/bindings/iio/addac/
A Dadi,ad74413r.yaml47 refin-supply: true
62 - refin-supply
134 refin-supply = <&ad74413r_refin>;
A Dadi,ad74115.yaml53 refin-supply: true
/linux-6.3-rc2/Documentation/devicetree/bindings/iio/adc/
A Dadi,ad7923.yaml43 refin-supply:
76 refin-supply = <&adc_vref>;
/linux-6.3-rc2/drivers/gpu/drm/sprd/
A Dsprd_dsi.h68 u8 refin; /* Pre-divider control signal */ member
A Dmegacores_pll.c72 pll->refin = 3; /* pre-divider bypass */ in dphy_calc_pll_param()
94 reg_val[3] = pll->vco_band | (pll->sdm_en << 1) | (pll->refin << 2); in dphy_set_pll_reg()
/linux-6.3-rc2/arch/mips/include/asm/octeon/
A Dcvmx-pko-defs.h1477 uint64_t refin:1; member
1479 uint64_t refin:1;

Completed in 14 milliseconds