1# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2%YAML 1.2
3---
4$id: http://devicetree.org/schemas/pinctrl/qcom,sm8250-pinctrl.yaml#
5$schema: http://devicetree.org/meta-schemas/core.yaml#
6
7title: Qualcomm Technologies, Inc. SM8250 TLMM block
8
9maintainers:
10  - Bjorn Andersson <bjorn.andersson@linaro.org>
11
12description:
13  Top Level Mode Multiplexer pin controller in the Qualcomm SM8250 SoC.
14
15properties:
16  compatible:
17    const: qcom,sm8250-pinctrl
18
19  reg:
20    maxItems: 3
21
22  reg-names:
23    items:
24      - const: west
25      - const: south
26      - const: north
27
28  interrupts:
29    maxItems: 1
30
31  interrupt-controller: true
32  "#interrupt-cells": true
33  gpio-controller: true
34  "#gpio-cells": true
35  gpio-ranges: true
36  wakeup-parent: true
37
38  gpio-reserved-ranges:
39    minItems: 1
40    maxItems: 90
41
42  gpio-line-names:
43    maxItems: 180
44
45patternProperties:
46  "-state$":
47    oneOf:
48      - $ref: "#/$defs/qcom-sm8250-tlmm-state"
49      - patternProperties:
50          "-pins$":
51            $ref: "#/$defs/qcom-sm8250-tlmm-state"
52        additionalProperties: false
53
54$defs:
55  qcom-sm8250-tlmm-state:
56    type: object
57    description:
58      Pinctrl node's client devices use subnodes for desired pin configuration.
59      Client device subnodes use below standard properties.
60    $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state
61
62    properties:
63      pins:
64        description:
65          List of gpio pins affected by the properties specified in this
66          subnode.
67        items:
68          oneOf:
69            - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-7][0-9])$"
70            - enum: [ sdc2_clk, sdc2_cmd, sdc2_data, ufs_reset ]
71        minItems: 1
72        maxItems: 36
73
74      function:
75        description:
76          Specify the alternative function to be configured for the specified
77          pins.
78
79        enum: [ aoss_cti, atest, audio_ref, cam_mclk, cci_async, cci_i2c,
80                cci_timer0, cci_timer1, cci_timer2, cci_timer3, cci_timer4, cri_trng,
81                cri_trng0, cri_trng1, dbg_out, ddr_bist, ddr_pxi0, ddr_pxi1,
82                ddr_pxi2, ddr_pxi3, dp_hot, dp_lcd, gcc_gp1, gcc_gp2, gcc_gp3, gpio,
83                ibi_i3c, jitter_bist, lpass_slimbus, mdp_vsync, mdp_vsync0,
84                mdp_vsync1, mdp_vsync2, mdp_vsync3, mi2s0_data0, mi2s0_data1,
85                mi2s0_sck, mi2s0_ws, mi2s1_data0, mi2s1_data1, mi2s1_sck, mi2s1_ws,
86                mi2s2_data0, mi2s2_data1, mi2s2_sck, mi2s2_ws, pci_e0, pci_e1,
87                pci_e2, phase_flag, pll_bist, pll_bypassnl, pll_clk, pll_reset,
88                pri_mi2s, prng_rosc, qdss_cti, qdss_gpio, qspi0, qspi1, qspi2, qspi3,
89                qspi_clk, qspi_cs, qup0, qup1, qup10, qup11, qup12, qup13, qup14,
90                qup15, qup16, qup17, qup18, qup19, qup2, qup3, qup4, qup5, qup6,
91                qup7, qup8, qup9, qup_l4, qup_l5, qup_l6, sd_write, sdc40, sdc41,
92                sdc42, sdc43, sdc4_clk, sdc4_cmd, sec_mi2s, sp_cmu, tgu_ch0, tgu_ch1,
93                tgu_ch2, tgu_ch3, tsense_pwm1, tsense_pwm2, tsif0_clk, tsif0_data,
94                tsif0_en, tsif0_error, tsif0_sync, tsif1_clk, tsif1_data, tsif1_en,
95                tsif1_error, tsif1_sync, usb2phy_ac, usb_phy, vsense_trigger ]
96
97      bias-pull-down: true
98      bias-pull-up: true
99      bias-disable: true
100      drive-strength: true
101      input-enable: true
102      output-high: true
103      output-low: true
104
105    required:
106      - pins
107
108    additionalProperties: false
109
110allOf:
111  - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml#
112
113required:
114  - compatible
115  - reg
116  - reg-names
117
118additionalProperties: false
119
120examples:
121  - |
122    #include <dt-bindings/interrupt-controller/arm-gic.h>
123    pinctrl@1f00000 {
124        compatible = "qcom,sm8250-pinctrl";
125        reg = <0x0f100000 0x300000>,
126              <0x0f500000 0x300000>,
127              <0x0f900000 0x300000>;
128        reg-names = "west", "south", "north";
129        interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
130        gpio-controller;
131        #gpio-cells = <2>;
132        interrupt-controller;
133        #interrupt-cells = <2>;
134        gpio-ranges = <&tlmm 0 0 181>; /* GPIOs + ufs_reset */
135        wakeup-parent = <&pdc>;
136    };
137