1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Copyright (C) 2020 Texas Instruments Incorporated - http://www.ti.com/ 3 * 4 */ 5 6 #ifndef AM65_CPSW_NUSS_H_ 7 #define AM65_CPSW_NUSS_H_ 8 9 #include <linux/if_ether.h> 10 #include <linux/kernel.h> 11 #include <linux/module.h> 12 #include <linux/netdevice.h> 13 #include <linux/phylink.h> 14 #include <linux/platform_device.h> 15 #include <linux/soc/ti/k3-ringacc.h> 16 #include <net/devlink.h> 17 #include "am65-cpsw-qos.h" 18 19 struct am65_cpts; 20 21 #define HOST_PORT_NUM 0 22 23 #define AM65_CPSW_MAX_TX_QUEUES 8 24 #define AM65_CPSW_MAX_RX_QUEUES 1 25 #define AM65_CPSW_MAX_RX_FLOWS 1 26 27 #define AM65_CPSW_PORT_VLAN_REG_OFFSET 0x014 28 29 struct am65_cpsw_slave_data { 30 bool mac_only; 31 struct cpsw_sl *mac_sl; 32 struct device_node *phy_node; 33 phy_interface_t phy_if; 34 struct phy *ifphy; 35 struct phy *serdes_phy; 36 bool rx_pause; 37 bool tx_pause; 38 u8 mac_addr[ETH_ALEN]; 39 int port_vlan; 40 struct phylink *phylink; 41 struct phylink_config phylink_config; 42 }; 43 44 struct am65_cpsw_port { 45 struct am65_cpsw_common *common; 46 struct net_device *ndev; 47 const char *name; 48 u32 port_id; 49 void __iomem *port_base; 50 void __iomem *sgmii_base; 51 void __iomem *stat_base; 52 void __iomem *fetch_ram_base; 53 bool disabled; 54 struct am65_cpsw_slave_data slave; 55 bool tx_ts_enabled; 56 bool rx_ts_enabled; 57 struct am65_cpsw_qos qos; 58 struct devlink_port devlink_port; 59 /* Only for suspend resume context */ 60 u32 vid_context; 61 }; 62 63 struct am65_cpsw_host { 64 struct am65_cpsw_common *common; 65 void __iomem *port_base; 66 void __iomem *stat_base; 67 /* Only for suspend resume context */ 68 u32 vid_context; 69 }; 70 71 struct am65_cpsw_tx_chn { 72 struct device *dma_dev; 73 struct napi_struct napi_tx; 74 struct am65_cpsw_common *common; 75 struct k3_cppi_desc_pool *desc_pool; 76 struct k3_udma_glue_tx_channel *tx_chn; 77 spinlock_t lock; /* protect TX rings in multi-port mode */ 78 int irq; 79 u32 id; 80 u32 descs_num; 81 char tx_chn_name[128]; 82 }; 83 84 struct am65_cpsw_rx_chn { 85 struct device *dev; 86 struct device *dma_dev; 87 struct k3_cppi_desc_pool *desc_pool; 88 struct k3_udma_glue_rx_channel *rx_chn; 89 u32 descs_num; 90 int irq; 91 }; 92 93 #define AM65_CPSW_QUIRK_I2027_NO_TX_CSUM BIT(0) 94 #define AM64_CPSW_QUIRK_DMA_RX_TDOWN_IRQ BIT(1) 95 96 struct am65_cpsw_pdata { 97 u32 quirks; 98 u64 extra_modes; 99 enum k3_ring_mode fdqring_mode; 100 const char *ale_dev_id; 101 }; 102 103 enum cpsw_devlink_param_id { 104 AM65_CPSW_DEVLINK_PARAM_ID_BASE = DEVLINK_PARAM_GENERIC_ID_MAX, 105 AM65_CPSW_DL_PARAM_SWITCH_MODE, 106 }; 107 108 struct am65_cpsw_devlink { 109 struct am65_cpsw_common *common; 110 }; 111 112 struct am65_cpsw_common { 113 struct device *dev; 114 struct device *mdio_dev; 115 struct am65_cpsw_pdata pdata; 116 117 void __iomem *ss_base; 118 void __iomem *cpsw_base; 119 120 u32 port_num; 121 struct am65_cpsw_host host; 122 struct am65_cpsw_port *ports; 123 u32 disabled_ports_mask; 124 struct net_device *dma_ndev; 125 126 int usage_count; /* number of opened ports */ 127 struct cpsw_ale *ale; 128 int tx_ch_num; 129 u32 rx_flow_id_base; 130 131 struct am65_cpsw_tx_chn tx_chns[AM65_CPSW_MAX_TX_QUEUES]; 132 struct completion tdown_complete; 133 atomic_t tdown_cnt; 134 135 struct am65_cpsw_rx_chn rx_chns; 136 struct napi_struct napi_rx; 137 138 bool rx_irq_disabled; 139 140 u32 nuss_ver; 141 u32 cpsw_ver; 142 unsigned long bus_freq; 143 bool pf_p0_rx_ptype_rrobin; 144 struct am65_cpts *cpts; 145 int est_enabled; 146 147 bool is_emac_mode; 148 u16 br_members; 149 int default_vlan; 150 struct devlink *devlink; 151 struct net_device *hw_bridge_dev; 152 struct notifier_block am65_cpsw_netdevice_nb; 153 unsigned char switch_id[MAX_PHYS_ITEM_ID_LEN]; 154 /* only for suspend/resume context restore */ 155 u32 *ale_context; 156 }; 157 158 struct am65_cpsw_ndev_stats { 159 u64 tx_packets; 160 u64 tx_bytes; 161 u64 rx_packets; 162 u64 rx_bytes; 163 struct u64_stats_sync syncp; 164 }; 165 166 struct am65_cpsw_ndev_priv { 167 u32 msg_enable; 168 struct am65_cpsw_port *port; 169 struct am65_cpsw_ndev_stats __percpu *stats; 170 bool offload_fwd_mark; 171 }; 172 173 #define am65_ndev_to_priv(ndev) \ 174 ((struct am65_cpsw_ndev_priv *)netdev_priv(ndev)) 175 #define am65_ndev_to_port(ndev) (am65_ndev_to_priv(ndev)->port) 176 #define am65_ndev_to_common(ndev) (am65_ndev_to_port(ndev)->common) 177 #define am65_ndev_to_slave(ndev) (&am65_ndev_to_port(ndev)->slave) 178 179 #define am65_common_get_host(common) (&(common)->host) 180 #define am65_common_get_port(common, id) (&(common)->ports[(id) - 1]) 181 182 #define am65_cpsw_napi_to_common(pnapi) \ 183 container_of(pnapi, struct am65_cpsw_common, napi_rx) 184 #define am65_cpsw_napi_to_tx_chn(pnapi) \ 185 container_of(pnapi, struct am65_cpsw_tx_chn, napi_tx) 186 187 #define AM65_CPSW_DRV_NAME "am65-cpsw-nuss" 188 189 #define AM65_CPSW_IS_CPSW2G(common) ((common)->port_num == 1) 190 191 extern const struct ethtool_ops am65_cpsw_ethtool_ops_slave; 192 193 void am65_cpsw_nuss_adjust_link(struct net_device *ndev); 194 void am65_cpsw_nuss_set_p0_ptype(struct am65_cpsw_common *common); 195 void am65_cpsw_nuss_remove_tx_chns(struct am65_cpsw_common *common); 196 int am65_cpsw_nuss_update_tx_chns(struct am65_cpsw_common *common, int num_tx); 197 198 bool am65_cpsw_port_dev_check(const struct net_device *dev); 199 200 #endif /* AM65_CPSW_NUSS_H_ */ 201