Home
last modified time | relevance | path

Searched refs:CLKID_VCLK_DIV1 (Results 1 – 8 of 8) sorted by relevance

/linux/include/dt-bindings/clock/
A Daxg-clkc.h87 #define CLKID_VCLK_DIV1 122 macro
A Dg12a-clkc.h113 #define CLKID_VCLK_DIV1 148 macro
A Dgxbb-clkc.h134 #define CLKID_VCLK_DIV1 185 macro
/linux/drivers/clk/meson/
A Dmeson8b.h126 #define CLKID_VCLK_DIV1 140 macro
A Dmeson8b.c2914 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
3122 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
3341 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
A Dgxbb.c2871 [CLKID_VCLK_DIV1] = &gxbb_vclk_div1.hw,
3082 [CLKID_VCLK_DIV1] = &gxbb_vclk_div1.hw,
A Dg12a.c4389 [CLKID_VCLK_DIV1] = &g12a_vclk_div1.hw,
4618 [CLKID_VCLK_DIV1] = &g12a_vclk_div1.hw,
4882 [CLKID_VCLK_DIV1] = &g12a_vclk_div1.hw,
A Daxg.c2016 [CLKID_VCLK_DIV1] = &axg_vclk_div1.hw,

Completed in 22 milliseconds