Home
last modified time | relevance | path

Searched refs:CLK_UART1 (Results 1 – 25 of 34) sorted by relevance

12

/linux/include/dt-bindings/clock/
A Dexynos5410.h37 #define CLK_UART1 258 macro
A Dactions,s500-cmu.h59 #define CLK_UART1 39 macro
A Dactions,s700-cmu.h59 #define CLK_UART1 37 macro
A Dactions,s900-cmu.h86 #define CLK_UART1 68 macro
A Dpistachio-clk.h40 #define CLK_UART1 49 macro
A Dexynos5250.h93 #define CLK_UART1 290 macro
A Ds5pv210.h160 #define CLK_UART1 142 macro
A Dexynos4.h151 #define CLK_UART1 313 macro
A Dexynos5420.h67 #define CLK_UART1 258 macro
A Dexynos3250.h221 #define CLK_UART1 215 macro
A Dsprd,sc9860-clk.h86 #define CLK_UART1 3 macro
/linux/drivers/clk/samsung/
A Dclk-exynos5410.c198 GATE(CLK_UART1, "uart1", "aclk66", GATE_IP_PERIC, 1, 0, 0),
A Dclk-s5pv210.c575 GATE(CLK_UART1, "uart1", "dout_pclkp", CLK_GATE_IP3, 18, 0, 0),
A Dclk-exynos5250.c574 GATE(CLK_UART1, "uart1", "div_aclk66", GATE_IP_PERIC, 1, 0, 0),
A Dclk-exynos3250.c664 GATE(CLK_UART1, "uart1", "div_aclk_100", GATE_IP_PERIL, 1, 0, 0),
/linux/drivers/clk/pistachio/
A Dclk-pistachio.c36 GATE(CLK_UART1, "uart1", "uart1_div", 0x104, 17),
/linux/arch/arm/boot/dts/
A Ds5pv210.dtsi335 clocks = <&clocks CLK_UART1>, <&clocks CLK_UART1>,
A Dowl-s500.dtsi144 clocks = <&cmu CLK_UART1>;
A Dexynos5410.dtsi351 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
/linux/arch/arm64/boot/dts/actions/
A Ds700.dtsi127 clocks = <&cmu CLK_UART1>;
A Ds900.dtsi133 clocks = <&cmu CLK_UART1>;
/linux/arch/arm64/boot/dts/sprd/
A Dwhale2.dtsi91 <&ap_clk CLK_UART1>, <&ext_26m>;
/linux/drivers/clk/actions/
A Dowl-s500.c490 [CLK_UART1] = &uart1_clk.common.hw,
A Dowl-s700.c526 [CLK_UART1] = &clk_uart1.common.hw,
A Dowl-s900.c677 [CLK_UART1] = &uart1_clk.common.hw,

Completed in 38 milliseconds

12