Home
last modified time | relevance | path

Searched refs:PP_CONTROL (Results 1 – 11 of 11) sorted by relevance

/linux/drivers/gpu/drm/gma500/
A Dpsb_lid.c28 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | POWER_TARGET_ON); in psb_lid_timer_func()
44 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & ~POWER_TARGET_ON); in psb_lid_timer_func()
A Dpsb_intel_lvds.c219 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | in psb_intel_lvds_set_power()
230 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & in psb_intel_lvds_set_power()
263 lvds_priv->savePP_CONTROL = REG_READ(PP_CONTROL); in psb_intel_lvds_save()
314 REG_WRITE(PP_CONTROL, lvds_priv->savePP_CONTROL); in psb_intel_lvds_restore()
318 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | in psb_intel_lvds_restore()
324 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & in psb_intel_lvds_restore()
A Dcdv_intel_dp.c392 pp = REG_READ(PP_CONTROL); in cdv_intel_edp_panel_vdd_on()
395 REG_WRITE(PP_CONTROL, pp); in cdv_intel_edp_panel_vdd_on()
396 REG_READ(PP_CONTROL); in cdv_intel_edp_panel_vdd_on()
406 pp = REG_READ(PP_CONTROL); in cdv_intel_edp_panel_vdd_off()
409 REG_WRITE(PP_CONTROL, pp); in cdv_intel_edp_panel_vdd_off()
410 REG_READ(PP_CONTROL); in cdv_intel_edp_panel_vdd_off()
425 pp = REG_READ(PP_CONTROL); in cdv_intel_edp_panel_on()
429 REG_WRITE(PP_CONTROL, pp); in cdv_intel_edp_panel_on()
430 REG_READ(PP_CONTROL); in cdv_intel_edp_panel_on()
450 pp = REG_READ(PP_CONTROL); in cdv_intel_edp_panel_off()
[all …]
A Doaktrail_lvds.c46 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | in oaktrail_lvds_set_power()
57 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & in oaktrail_lvds_set_power()
A Dcdv_intel_lvds.c115 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | in cdv_intel_lvds_set_power()
126 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & in cdv_intel_lvds_set_power()
A Doaktrail_device.c230 regs->psb.savePP_CONTROL = PSB_RVDC32(PP_CONTROL); in oaktrail_save_display_registers()
259 PSB_WVDC32(0, PP_CONTROL); in oaktrail_save_display_registers()
367 PSB_WVDC32(regs->psb.savePP_CONTROL, PP_CONTROL); in oaktrail_restore_display_registers()
A Dcdv_device.c284 regs->cdv.savePP_CONTROL = REG_READ(PP_CONTROL); in cdv_save_display_registers()
364 REG_WRITE(PP_CONTROL, regs->cdv.savePP_CONTROL); in cdv_restore_display_registers()
A Dpsb_intel_reg.h168 #define PP_CONTROL 0x61204 macro
/linux/drivers/gpu/drm/i915/display/
A Dintel_lvds.c162 pps->powerdown_on_reset = intel_de_read(dev_priv, PP_CONTROL(0)) & PANEL_POWER_RESET; in intel_lvds_pps_get_hw_state()
210 val = intel_de_read(dev_priv, PP_CONTROL(0)); in intel_lvds_pps_init_hw()
215 intel_de_write(dev_priv, PP_CONTROL(0), val); in intel_lvds_pps_init_hw()
321 intel_de_write(dev_priv, PP_CONTROL(0), in intel_enable_lvds()
322 intel_de_read(dev_priv, PP_CONTROL(0)) | PANEL_POWER_ON); in intel_enable_lvds()
340 intel_de_write(dev_priv, PP_CONTROL(0), in intel_disable_lvds()
341 intel_de_read(dev_priv, PP_CONTROL(0)) & ~PANEL_POWER_ON); in intel_disable_lvds()
A Dintel_pps.c244 return intel_de_read(dev_priv, PP_CONTROL(pipe)) & EDP_FORCE_VDD; in vlv_pipe_has_vdd_on()
371 regs->pp_ctrl = PP_CONTROL(pps_idx); in intel_pps_get_registers()
1396 u32 val = intel_de_read(dev_priv, PP_CONTROL(pps_idx)); in intel_pps_unlock_regs_wa()
1399 intel_de_write(dev_priv, PP_CONTROL(pps_idx), val); in intel_pps_unlock_regs_wa()
1426 pp_reg = PP_CONTROL(0); in assert_pps_unlocked()
1448 pp_reg = PP_CONTROL(pipe); in assert_pps_unlocked()
1453 pp_reg = PP_CONTROL(0); in assert_pps_unlocked()
/linux/drivers/gpu/drm/i915/
A Di915_reg.h5234 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) macro

Completed in 104 milliseconds