| /linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn31/ |
| A D | dcn31_clk_mgr.c | 424 table->WatermarkRow[WM_DCFCLK][num_valid_sets].MinClock = 0; in dcn31_build_watermark_ranges() 429 table->WatermarkRow[WM_DCFCLK][num_valid_sets].MinMclk = 0; in dcn31_build_watermark_ranges() 432 table->WatermarkRow[WM_DCFCLK][num_valid_sets].MinMclk = in dcn31_build_watermark_ranges() 435 table->WatermarkRow[WM_DCFCLK][num_valid_sets].MaxMclk = in dcn31_build_watermark_ranges() 452 table->WatermarkRow[WM_DCFCLK][0].MinMclk = 0; in dcn31_build_watermark_ranges() 453 table->WatermarkRow[WM_DCFCLK][0].MinClock = 0; in dcn31_build_watermark_ranges() 458 table->WatermarkRow[WM_SOCCLK][0].WmSetting = WM_A; in dcn31_build_watermark_ranges() 459 table->WatermarkRow[WM_SOCCLK][0].MinClock = 0; in dcn31_build_watermark_ranges() 460 table->WatermarkRow[WM_SOCCLK][0].MaxClock = 0xFFFF; in dcn31_build_watermark_ranges() 461 table->WatermarkRow[WM_SOCCLK][0].MinMclk = 0; in dcn31_build_watermark_ranges() [all …]
|
| A D | dcn31_smu.h | 74 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member 231 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| /linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn301/ |
| A D | vg_clk_mgr.c | 412 table->WatermarkRow[WM_DCFCLK][num_valid_sets].MinClock = 0; in vg_build_watermark_ranges() 417 table->WatermarkRow[WM_DCFCLK][num_valid_sets].MinMclk = 0; in vg_build_watermark_ranges() 420 table->WatermarkRow[WM_DCFCLK][num_valid_sets].MinMclk = in vg_build_watermark_ranges() 423 table->WatermarkRow[WM_DCFCLK][num_valid_sets].MaxMclk = in vg_build_watermark_ranges() 440 table->WatermarkRow[WM_DCFCLK][0].MinMclk = 0; in vg_build_watermark_ranges() 441 table->WatermarkRow[WM_DCFCLK][0].MinClock = 0; in vg_build_watermark_ranges() 446 table->WatermarkRow[WM_SOCCLK][0].WmSetting = WM_A; in vg_build_watermark_ranges() 447 table->WatermarkRow[WM_SOCCLK][0].MinClock = 0; in vg_build_watermark_ranges() 448 table->WatermarkRow[WM_SOCCLK][0].MaxClock = 0xFFFF; in vg_build_watermark_ranges() 449 table->WatermarkRow[WM_SOCCLK][0].MinMclk = 0; in vg_build_watermark_ranges() [all …]
|
| A D | dcn301_smu.h | 77 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member 131 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| /linux/drivers/gpu/drm/amd/pm/powerplay/hwmgr/ |
| A D | smu_helper.c | 737 table->WatermarkRow[1][i].MinClock = in smu_set_watermarks_for_clocks_ranges() 741 table->WatermarkRow[1][i].MaxClock = in smu_set_watermarks_for_clocks_ranges() 745 table->WatermarkRow[1][i].MinUclk = in smu_set_watermarks_for_clocks_ranges() 749 table->WatermarkRow[1][i].MaxUclk = in smu_set_watermarks_for_clocks_ranges() 753 table->WatermarkRow[1][i].WmSetting = (uint8_t) in smu_set_watermarks_for_clocks_ranges() 758 table->WatermarkRow[0][i].MinClock = in smu_set_watermarks_for_clocks_ranges() 762 table->WatermarkRow[0][i].MaxClock = in smu_set_watermarks_for_clocks_ranges() 766 table->WatermarkRow[0][i].MinUclk = in smu_set_watermarks_for_clocks_ranges() 770 table->WatermarkRow[0][i].MaxUclk = in smu_set_watermarks_for_clocks_ranges() 774 table->WatermarkRow[0][i].WmSetting = (uint8_t) in smu_set_watermarks_for_clocks_ranges()
|
| A D | smu_helper.h | 46 struct watermark_row_generic_t WatermarkRow[2][4]; member
|
| A D | smu10_hwmgr.c | 1355 table->WatermarkRow[WM_DCFCLK][i].WmType = (uint8_t)0; in smu10_set_watermarks_for_clocks_ranges() 1358 table->WatermarkRow[WM_SOCCLK][i].WmType = (uint8_t)0; in smu10_set_watermarks_for_clocks_ranges()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu13/ |
| A D | yellow_carp_ppt.c | 493 table->WatermarkRow[WM_DCFCLK][i].MinClock = in yellow_carp_set_watermarks_table() 495 table->WatermarkRow[WM_DCFCLK][i].MaxClock = in yellow_carp_set_watermarks_table() 497 table->WatermarkRow[WM_DCFCLK][i].MinMclk = in yellow_carp_set_watermarks_table() 499 table->WatermarkRow[WM_DCFCLK][i].MaxMclk = in yellow_carp_set_watermarks_table() 502 table->WatermarkRow[WM_DCFCLK][i].WmSetting = in yellow_carp_set_watermarks_table() 507 table->WatermarkRow[WM_SOCCLK][i].MinClock = in yellow_carp_set_watermarks_table() 509 table->WatermarkRow[WM_SOCCLK][i].MaxClock = in yellow_carp_set_watermarks_table() 511 table->WatermarkRow[WM_SOCCLK][i].MinMclk = in yellow_carp_set_watermarks_table() 513 table->WatermarkRow[WM_SOCCLK][i].MaxMclk = in yellow_carp_set_watermarks_table() 516 table->WatermarkRow[WM_SOCCLK][i].WmSetting = in yellow_carp_set_watermarks_table()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu12/ |
| A D | renoir_ppt.c | 1047 table->WatermarkRow[WM_DCFCLK][i].MinClock = in renoir_set_watermarks_table() 1049 table->WatermarkRow[WM_DCFCLK][i].MaxClock = in renoir_set_watermarks_table() 1051 table->WatermarkRow[WM_DCFCLK][i].MinMclk = in renoir_set_watermarks_table() 1053 table->WatermarkRow[WM_DCFCLK][i].MaxMclk = in renoir_set_watermarks_table() 1056 table->WatermarkRow[WM_DCFCLK][i].WmSetting = in renoir_set_watermarks_table() 1058 table->WatermarkRow[WM_DCFCLK][i].WmType = in renoir_set_watermarks_table() 1063 table->WatermarkRow[WM_SOCCLK][i].MinClock = in renoir_set_watermarks_table() 1065 table->WatermarkRow[WM_SOCCLK][i].MaxClock = in renoir_set_watermarks_table() 1067 table->WatermarkRow[WM_SOCCLK][i].MinMclk = in renoir_set_watermarks_table() 1069 table->WatermarkRow[WM_SOCCLK][i].MaxMclk = in renoir_set_watermarks_table() [all …]
|
| /linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/ |
| A D | dcn30_clk_mgr.c | 378 …table->Watermarks.WatermarkRow[WM_DCEFCLK][i].MinClock = clk_mgr->base.bw_params->wm_table.nv_entr… in dcn3_notify_wm_ranges() 379 …table->Watermarks.WatermarkRow[WM_DCEFCLK][i].MaxClock = clk_mgr->base.bw_params->wm_table.nv_entr… in dcn3_notify_wm_ranges() 380 …table->Watermarks.WatermarkRow[WM_DCEFCLK][i].MinUclk = clk_mgr->base.bw_params->wm_table.nv_entri… in dcn3_notify_wm_ranges() 381 …table->Watermarks.WatermarkRow[WM_DCEFCLK][i].MaxUclk = clk_mgr->base.bw_params->wm_table.nv_entri… in dcn3_notify_wm_ranges() 382 table->Watermarks.WatermarkRow[WM_DCEFCLK][i].WmSetting = i; in dcn3_notify_wm_ranges() 383 …table->Watermarks.WatermarkRow[WM_DCEFCLK][i].Flags = clk_mgr->base.bw_params->wm_table.nv_entries… in dcn3_notify_wm_ranges()
|
| A D | dcn30_clk_mgr_smu_msg.h | 79 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| /linux/drivers/gpu/drm/amd/pm/inc/ |
| A D | smu10_driver_if.h | 70 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| A D | smu12_driver_if.h | 73 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| A D | smu13_driver_if_yellow_carp.h | 72 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| A D | smu11_driver_if_vangogh.h | 72 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| A D | smu9_driver_if.h | 347 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| A D | smu11_driver_if.h | 698 WatermarkRowGeneric_t WatermarkRow[WM_COUNT_PP][NUM_WM_RANGES]; member
|
| A D | smu11_driver_if_navi10.h | 1042 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| A D | smu11_driver_if_sienna_cichlid.h | 1506 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES]; member
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu11/ |
| A D | vangogh_ppt.c | 1600 table->WatermarkRow[WM_DCFCLK][i].MinClock = in vangogh_set_watermarks_table() 1602 table->WatermarkRow[WM_DCFCLK][i].MaxClock = in vangogh_set_watermarks_table() 1604 table->WatermarkRow[WM_DCFCLK][i].MinMclk = in vangogh_set_watermarks_table() 1606 table->WatermarkRow[WM_DCFCLK][i].MaxMclk = in vangogh_set_watermarks_table() 1609 table->WatermarkRow[WM_DCFCLK][i].WmSetting = in vangogh_set_watermarks_table() 1614 table->WatermarkRow[WM_SOCCLK][i].MinClock = in vangogh_set_watermarks_table() 1616 table->WatermarkRow[WM_SOCCLK][i].MaxClock = in vangogh_set_watermarks_table() 1618 table->WatermarkRow[WM_SOCCLK][i].MinMclk = in vangogh_set_watermarks_table() 1620 table->WatermarkRow[WM_SOCCLK][i].MaxMclk = in vangogh_set_watermarks_table() 1623 table->WatermarkRow[WM_SOCCLK][i].WmSetting = in vangogh_set_watermarks_table()
|
| A D | navi10_ppt.c | 1944 table->WatermarkRow[WM_DCEFCLK][i].MinClock = in navi10_set_watermarks_table() 1946 table->WatermarkRow[WM_DCEFCLK][i].MaxClock = in navi10_set_watermarks_table() 1948 table->WatermarkRow[WM_DCEFCLK][i].MinUclk = in navi10_set_watermarks_table() 1950 table->WatermarkRow[WM_DCEFCLK][i].MaxUclk = in navi10_set_watermarks_table() 1953 table->WatermarkRow[WM_DCEFCLK][i].WmSetting = in navi10_set_watermarks_table() 1958 table->WatermarkRow[WM_SOCCLK][i].MinClock = in navi10_set_watermarks_table() 1960 table->WatermarkRow[WM_SOCCLK][i].MaxClock = in navi10_set_watermarks_table() 1962 table->WatermarkRow[WM_SOCCLK][i].MinUclk = in navi10_set_watermarks_table() 1964 table->WatermarkRow[WM_SOCCLK][i].MaxUclk = in navi10_set_watermarks_table() 1967 table->WatermarkRow[WM_SOCCLK][i].WmSetting = in navi10_set_watermarks_table()
|
| A D | sienna_cichlid_ppt.c | 1576 table->WatermarkRow[WM_DCEFCLK][i].MinClock = in sienna_cichlid_set_watermarks_table() 1578 table->WatermarkRow[WM_DCEFCLK][i].MaxClock = in sienna_cichlid_set_watermarks_table() 1580 table->WatermarkRow[WM_DCEFCLK][i].MinUclk = in sienna_cichlid_set_watermarks_table() 1582 table->WatermarkRow[WM_DCEFCLK][i].MaxUclk = in sienna_cichlid_set_watermarks_table() 1585 table->WatermarkRow[WM_DCEFCLK][i].WmSetting = in sienna_cichlid_set_watermarks_table() 1590 table->WatermarkRow[WM_SOCCLK][i].MinClock = in sienna_cichlid_set_watermarks_table() 1592 table->WatermarkRow[WM_SOCCLK][i].MaxClock = in sienna_cichlid_set_watermarks_table() 1594 table->WatermarkRow[WM_SOCCLK][i].MinUclk = in sienna_cichlid_set_watermarks_table() 1596 table->WatermarkRow[WM_SOCCLK][i].MaxUclk = in sienna_cichlid_set_watermarks_table() 1599 table->WatermarkRow[WM_SOCCLK][i].WmSetting = in sienna_cichlid_set_watermarks_table()
|
| /linux/drivers/gpu/drm/amd/pm/inc/vega12/ |
| A D | smu9_driver_if.h | 591 WatermarkRowGeneric_t WatermarkRow[WM_COUNT_PP][NUM_WM_RANGES]; member
|