Home
last modified time | relevance | path

Searched refs:clock_req (Results 1 – 13 of 13) sorted by relevance

/linux/drivers/gpu/drm/amd/display/amdgpu_dm/
A Damdgpu_dm_pp_smu.c663 struct pp_display_clock_request clock_req; in pp_nv_set_hard_min_dcefclk_by_freq() local
668 clock_req.clock_type = amd_pp_dcef_clock; in pp_nv_set_hard_min_dcefclk_by_freq()
669 clock_req.clock_freq_in_khz = mhz * 1000; in pp_nv_set_hard_min_dcefclk_by_freq()
687 struct pp_display_clock_request clock_req; in pp_nv_set_hard_min_uclk_by_freq() local
692 clock_req.clock_type = amd_pp_mem_clock; in pp_nv_set_hard_min_uclk_by_freq()
693 clock_req.clock_freq_in_khz = mhz * 1000; in pp_nv_set_hard_min_uclk_by_freq()
728 struct pp_display_clock_request clock_req; in pp_nv_set_voltage_by_freq() local
735 clock_req.clock_type = amd_pp_disp_clock; in pp_nv_set_voltage_by_freq()
738 clock_req.clock_type = amd_pp_phy_clock; in pp_nv_set_voltage_by_freq()
741 clock_req.clock_type = amd_pp_pixel_clock; in pp_nv_set_voltage_by_freq()
[all …]
/linux/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
A Dsmu10_hwmgr.c52 struct pp_display_clock_request *clock_req) in smu10_display_clock_voltage_request() argument
55 enum amd_pp_clock_type clk_type = clock_req->clock_type; in smu10_display_clock_voltage_request()
56 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in smu10_display_clock_voltage_request()
192 struct pp_display_clock_request clock_req; in smu10_set_clock_limit() local
195 clock_req.clock_type = amd_pp_dcf_clock; in smu10_set_clock_limit()
196 clock_req.clock_freq_in_khz = clocks.dcefClock * 10; in smu10_set_clock_limit()
198 PP_ASSERT_WITH_CODE(!smu10_display_clock_voltage_request(hwmgr, &clock_req), in smu10_set_clock_limit()
A Dvega12_hwmgr.c1543 struct pp_display_clock_request *clock_req) in vega12_display_clock_voltage_request() argument
1547 enum amd_pp_clock_type clk_type = clock_req->clock_type; in vega12_display_clock_voltage_request()
1548 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in vega12_display_clock_voltage_request()
1590 struct pp_display_clock_request clock_req; in vega12_notify_smc_display_config_after_ps_adjustment() local
1604 clock_req.clock_type = amd_pp_dcef_clock; in vega12_notify_smc_display_config_after_ps_adjustment()
1605 clock_req.clock_freq_in_khz = min_clocks.dcefClock/10; in vega12_notify_smc_display_config_after_ps_adjustment()
1606 if (!vega12_display_clock_voltage_request(hwmgr, &clock_req)) { in vega12_notify_smc_display_config_after_ps_adjustment()
A Dvega20_hwmgr.c2287 struct pp_display_clock_request *clock_req) in vega20_display_clock_voltage_request() argument
2291 enum amd_pp_clock_type clk_type = clock_req->clock_type; in vega20_display_clock_voltage_request()
2292 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in vega20_display_clock_voltage_request()
2343 struct pp_display_clock_request clock_req; in vega20_notify_smc_display_config_after_ps_adjustment() local
2351 clock_req.clock_type = amd_pp_dcef_clock; in vega20_notify_smc_display_config_after_ps_adjustment()
2352 clock_req.clock_freq_in_khz = min_clocks.dcefClock * 10; in vega20_notify_smc_display_config_after_ps_adjustment()
2353 if (!vega20_display_clock_voltage_request(hwmgr, &clock_req)) { in vega20_notify_smc_display_config_after_ps_adjustment()
A Dvega10_hwmgr.c3979 struct pp_display_clock_request *clock_req) in vega10_display_clock_voltage_request() argument
3982 enum amd_pp_clock_type clk_type = clock_req->clock_type; in vega10_display_clock_voltage_request()
3983 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in vega10_display_clock_voltage_request()
4049 struct pp_display_clock_request clock_req; in vega10_notify_smc_display_config_after_ps_adjustment() local
4068 clock_req.clock_type = amd_pp_dcef_clock; in vega10_notify_smc_display_config_after_ps_adjustment()
4069 clock_req.clock_freq_in_khz = dpm_table->dpm_levels[i].value * 10; in vega10_notify_smc_display_config_after_ps_adjustment()
4070 if (!vega10_display_clock_voltage_request(hwmgr, &clock_req)) { in vega10_notify_smc_display_config_after_ps_adjustment()
/linux/drivers/gpu/drm/amd/pm/inc/
A Dsmu_v13_0.h183 *clock_req);
A Dsmu_v11_0.h217 *clock_req);
A Damdgpu_smu.h1043 *clock_req);
/linux/drivers/gpu/drm/amd/pm/swsmu/smu13/
A Dsmu_v13_0.c1016 *clock_req) in smu_v13_0_display_clock_voltage_request()
1018 enum amd_pp_clock_type clk_type = clock_req->clock_type; in smu_v13_0_display_clock_voltage_request()
1021 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in smu_v13_0_display_clock_voltage_request()
/linux/drivers/gpu/drm/amd/pm/swsmu/smu11/
A Dsmu_v11_0.c1098 *clock_req) in smu_v11_0_display_clock_voltage_request()
1100 enum amd_pp_clock_type clk_type = clock_req->clock_type; in smu_v11_0_display_clock_voltage_request()
1103 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in smu_v11_0_display_clock_voltage_request()
A Dnavi10_ppt.c1892 struct pp_display_clock_request clock_req; in navi10_notify_smc_display_config() local
1900 clock_req.clock_type = amd_pp_dcef_clock; in navi10_notify_smc_display_config()
1901 clock_req.clock_freq_in_khz = min_clocks.dcef_clock * 10; in navi10_notify_smc_display_config()
1903 ret = smu_v11_0_display_clock_voltage_request(smu, &clock_req); in navi10_notify_smc_display_config()
A Dsienna_cichlid_ppt.c1524 struct pp_display_clock_request clock_req; in sienna_cichlid_notify_smc_display_config() local
1532 clock_req.clock_type = amd_pp_dcef_clock; in sienna_cichlid_notify_smc_display_config()
1533 clock_req.clock_freq_in_khz = min_clocks.dcef_clock * 10; in sienna_cichlid_notify_smc_display_config()
1535 ret = smu_v11_0_display_clock_voltage_request(smu, &clock_req); in sienna_cichlid_notify_smc_display_config()
/linux/drivers/gpu/drm/amd/pm/swsmu/
A Damdgpu_smu.c2752 struct pp_display_clock_request *clock_req) in smu_display_clock_voltage_request() argument
2763 ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req); in smu_display_clock_voltage_request()

Completed in 64 milliseconds