| /linux/drivers/gpu/drm/i915/display/ |
| A D | intel_combo_phy.c | 260 u8 lane_mask; in intel_combo_phy_power_up_lanes() local 268 lane_mask = PWR_DOWN_LN_3_1_0; in intel_combo_phy_power_up_lanes() 271 lane_mask = PWR_DOWN_LN_3_1; in intel_combo_phy_power_up_lanes() 274 lane_mask = PWR_DOWN_LN_3; in intel_combo_phy_power_up_lanes() 280 lane_mask = PWR_UP_ALL_LANES; in intel_combo_phy_power_up_lanes() 286 lane_mask = lane_reversal ? PWR_DOWN_LN_2_1_0 : in intel_combo_phy_power_up_lanes() 290 lane_mask = lane_reversal ? PWR_DOWN_LN_1_0 : in intel_combo_phy_power_up_lanes() 297 lane_mask = PWR_UP_ALL_LANES; in intel_combo_phy_power_up_lanes() 304 val |= lane_mask << PWR_DOWN_LN_SHIFT; in intel_combo_phy_power_up_lanes()
|
| A D | intel_tc.c | 118 u32 lane_mask; in intel_tc_port_get_lane_mask() local 120 lane_mask = intel_uncore_read(uncore, in intel_tc_port_get_lane_mask() 123 drm_WARN_ON(&i915->drm, lane_mask == 0xffffffff); in intel_tc_port_get_lane_mask() 126 lane_mask &= DP_LANE_ASSIGNMENT_MASK(dig_port->tc_phy_fia_idx); in intel_tc_port_get_lane_mask() 127 return lane_mask >> DP_LANE_ASSIGNMENT_SHIFT(dig_port->tc_phy_fia_idx); in intel_tc_port_get_lane_mask() 150 u32 lane_mask; in intel_tc_port_fia_max_lane_count() local 157 lane_mask = 0; in intel_tc_port_fia_max_lane_count() 159 lane_mask = intel_tc_port_get_lane_mask(dig_port); in intel_tc_port_fia_max_lane_count() 161 switch (lane_mask) { in intel_tc_port_fia_max_lane_count() 163 MISSING_CASE(lane_mask); in intel_tc_port_fia_max_lane_count()
|
| A D | g4x_dp.c | 683 unsigned int lane_mask = 0x0; in intel_enable_dp() local 686 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count); in intel_enable_dp() 689 lane_mask); in intel_enable_dp()
|
| A D | intel_dpio_phy.c | 807 unsigned int lane_mask = in chv_phy_pre_pll_enable() local 819 chv_phy_powergate_lanes(encoder, true, lane_mask); in chv_phy_pre_pll_enable()
|
| /linux/drivers/video/fbdev/omap2/omapfb/dss/ |
| A D | core.c | 60 int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask) in dss_dsi_enable_pads() argument 67 return board_data->dsi_enable_pads(dsi_id, lane_mask); in dss_dsi_enable_pads() 70 void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask) in dss_dsi_disable_pads() argument 77 return board_data->dsi_disable_pads(dsi_id, lane_mask); in dss_dsi_disable_pads()
|
| A D | dss.h | 192 int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask); 193 void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
|
| /linux/include/linux/platform_data/ |
| A D | omapdss.h | 26 int (*dsi_enable_pads)(int dsi_id, unsigned int lane_mask); 27 void (*dsi_disable_pads)(int dsi_id, unsigned int lane_mask);
|
| /linux/drivers/media/platform/qcom/camss/ |
| A D | camss-csiphy.c | 240 u8 lane_mask; in csiphy_get_lane_mask() local 243 lane_mask = 1 << lane_cfg->clk.pos; in csiphy_get_lane_mask() 246 lane_mask |= 1 << lane_cfg->data[i].pos; in csiphy_get_lane_mask() 248 return lane_mask; in csiphy_get_lane_mask() 264 u8 lane_mask = csiphy_get_lane_mask(&cfg->csi2->lane_cfg); in csiphy_stream_on() local 280 if (cfg->combo_mode && (lane_mask & 0x18) == 0x18) { in csiphy_stream_on() 293 csiphy->ops->lanes_enable(csiphy, cfg, link_freq, lane_mask); in csiphy_stream_on()
|
| A D | camss-csiphy-2ph-1-0.c | 85 s64 link_freq, u8 lane_mask) in csiphy_lanes_enable() argument 100 val |= lane_mask << 1; in csiphy_lanes_enable()
|
| A D | camss-csiphy.h | 53 s64 link_freq, u8 lane_mask);
|
| A D | camss-csiphy-3ph-1-0.c | 325 s64 link_freq, u8 lane_mask) in csiphy_lanes_enable() argument
|
| /linux/arch/arm/mach-omap2/ |
| A D | display.c | 119 static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask) in omap_dsi_enable_pads() argument 122 return omap4_dsi_mux_pads(dsi_id, lane_mask); in omap_dsi_enable_pads() 127 static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask) in omap_dsi_disable_pads() argument
|
| /linux/drivers/media/platform/ti-vpe/ |
| A D | cal-camerarx.c | 77 u32 lane_mask = CAL_CSI2_COMPLEXIO_CFG_CLOCK_POSITION_MASK; in cal_camerarx_lane_config() local 83 cal_set_field(&val, mipi_csi2->clock_lane + 1, lane_mask); in cal_camerarx_lane_config() 90 lane_mask <<= 4; in cal_camerarx_lane_config() 92 cal_set_field(&val, mipi_csi2->data_lanes[lane] + 1, lane_mask); in cal_camerarx_lane_config()
|
| /linux/drivers/media/platform/rcar-vin/ |
| A D | rcar-csi2.c | 528 const u32 lane_mask = (1 << lanes) - 1; in rcsi2_wait_phy_start() local 531 (rcsi2_read(priv, PHDLM_REG) & lane_mask) == lane_mask) in rcsi2_wait_phy_start()
|
| /linux/drivers/phy/qualcomm/ |
| A D | phy-qcom-qmp.c | 91 u8 lane_mask; member 98 .lane_mask = 0xff, \ 106 .lane_mask = 0xff, \ 113 .lane_mask = l, \ 4124 u8 lane_mask) in qcom_qmp_phy_configure_lane() argument 4133 if (!(t->lane_mask & lane_mask)) in qcom_qmp_phy_configure_lane()
|
| /linux/drivers/pci/controller/ |
| A D | pci-tegra.c | 2003 static int tegra_pcie_get_regulators(struct tegra_pcie *pcie, u32 lane_mask) in tegra_pcie_get_regulators() argument 2051 if (lane_mask & 0x0f) in tegra_pcie_get_regulators() 2055 if (lane_mask & 0x30) in tegra_pcie_get_regulators()
|
| /linux/drivers/phy/cadence/ |
| A D | phy-cadence-torrent.c | 1346 u8 lane_mask = (1 << dp->lanes) - 1; in cdns_torrent_dp_set_lanes() local 1352 value |= ((~lane_mask) << PMA_TX_ELEC_IDLE_SHIFT) & in cdns_torrent_dp_set_lanes() 1364 value = (value & 0x0000FFF0) | (0x0000000E & lane_mask); in cdns_torrent_dp_set_lanes() 1370 value = (value & 0x0000FFF0) | (0x0000000F & lane_mask); in cdns_torrent_dp_set_lanes()
|
| /linux/drivers/gpu/drm/omapdrm/dss/ |
| A D | dsi.c | 1536 static int dsi_enable_pads(struct dsi_data *dsi, unsigned int lane_mask) in dsi_enable_pads() argument 1539 return dsi_omap4_mux_pads(dsi, lane_mask); in dsi_enable_pads() 1541 return dsi_omap5_mux_pads(dsi, lane_mask); in dsi_enable_pads()
|