1 // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB
2 /* Copyright (c) 2020, Mellanox Technologies inc.  All rights reserved. */
3 
4 #include "fw_reset.h"
5 #include "diag/fw_tracer.h"
6 #include "lib/tout.h"
7 
8 enum {
9 	MLX5_FW_RESET_FLAGS_RESET_REQUESTED,
10 	MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST,
11 	MLX5_FW_RESET_FLAGS_PENDING_COMP
12 };
13 
14 struct mlx5_fw_reset {
15 	struct mlx5_core_dev *dev;
16 	struct mlx5_nb nb;
17 	struct workqueue_struct *wq;
18 	struct work_struct fw_live_patch_work;
19 	struct work_struct reset_request_work;
20 	struct work_struct reset_reload_work;
21 	struct work_struct reset_now_work;
22 	struct work_struct reset_abort_work;
23 	unsigned long reset_flags;
24 	struct timer_list timer;
25 	struct completion done;
26 	int ret;
27 };
28 
mlx5_fw_reset_enable_remote_dev_reset_set(struct mlx5_core_dev * dev,bool enable)29 void mlx5_fw_reset_enable_remote_dev_reset_set(struct mlx5_core_dev *dev, bool enable)
30 {
31 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
32 
33 	if (enable)
34 		clear_bit(MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST, &fw_reset->reset_flags);
35 	else
36 		set_bit(MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST, &fw_reset->reset_flags);
37 }
38 
mlx5_fw_reset_enable_remote_dev_reset_get(struct mlx5_core_dev * dev)39 bool mlx5_fw_reset_enable_remote_dev_reset_get(struct mlx5_core_dev *dev)
40 {
41 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
42 
43 	return !test_bit(MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST, &fw_reset->reset_flags);
44 }
45 
mlx5_reg_mfrl_set(struct mlx5_core_dev * dev,u8 reset_level,u8 reset_type_sel,u8 sync_resp,bool sync_start)46 static int mlx5_reg_mfrl_set(struct mlx5_core_dev *dev, u8 reset_level,
47 			     u8 reset_type_sel, u8 sync_resp, bool sync_start)
48 {
49 	u32 out[MLX5_ST_SZ_DW(mfrl_reg)] = {};
50 	u32 in[MLX5_ST_SZ_DW(mfrl_reg)] = {};
51 
52 	MLX5_SET(mfrl_reg, in, reset_level, reset_level);
53 	MLX5_SET(mfrl_reg, in, rst_type_sel, reset_type_sel);
54 	MLX5_SET(mfrl_reg, in, pci_sync_for_fw_update_resp, sync_resp);
55 	MLX5_SET(mfrl_reg, in, pci_sync_for_fw_update_start, sync_start);
56 
57 	return mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out), MLX5_REG_MFRL, 0, 1);
58 }
59 
mlx5_reg_mfrl_query(struct mlx5_core_dev * dev,u8 * reset_level,u8 * reset_type)60 static int mlx5_reg_mfrl_query(struct mlx5_core_dev *dev, u8 *reset_level, u8 *reset_type)
61 {
62 	u32 out[MLX5_ST_SZ_DW(mfrl_reg)] = {};
63 	u32 in[MLX5_ST_SZ_DW(mfrl_reg)] = {};
64 	int err;
65 
66 	err = mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out), MLX5_REG_MFRL, 0, 0);
67 	if (err)
68 		return err;
69 
70 	if (reset_level)
71 		*reset_level = MLX5_GET(mfrl_reg, out, reset_level);
72 	if (reset_type)
73 		*reset_type = MLX5_GET(mfrl_reg, out, reset_type);
74 
75 	return 0;
76 }
77 
mlx5_fw_reset_query(struct mlx5_core_dev * dev,u8 * reset_level,u8 * reset_type)78 int mlx5_fw_reset_query(struct mlx5_core_dev *dev, u8 *reset_level, u8 *reset_type)
79 {
80 	return mlx5_reg_mfrl_query(dev, reset_level, reset_type);
81 }
82 
mlx5_fw_reset_set_reset_sync(struct mlx5_core_dev * dev,u8 reset_type_sel)83 int mlx5_fw_reset_set_reset_sync(struct mlx5_core_dev *dev, u8 reset_type_sel)
84 {
85 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
86 	int err;
87 
88 	set_bit(MLX5_FW_RESET_FLAGS_PENDING_COMP, &fw_reset->reset_flags);
89 	err = mlx5_reg_mfrl_set(dev, MLX5_MFRL_REG_RESET_LEVEL3, reset_type_sel, 0, true);
90 	if (err)
91 		clear_bit(MLX5_FW_RESET_FLAGS_PENDING_COMP, &fw_reset->reset_flags);
92 	return err;
93 }
94 
mlx5_fw_reset_set_live_patch(struct mlx5_core_dev * dev)95 int mlx5_fw_reset_set_live_patch(struct mlx5_core_dev *dev)
96 {
97 	return mlx5_reg_mfrl_set(dev, MLX5_MFRL_REG_RESET_LEVEL0, 0, 0, false);
98 }
99 
mlx5_fw_reset_complete_reload(struct mlx5_core_dev * dev)100 static void mlx5_fw_reset_complete_reload(struct mlx5_core_dev *dev)
101 {
102 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
103 
104 	/* if this is the driver that initiated the fw reset, devlink completed the reload */
105 	if (test_bit(MLX5_FW_RESET_FLAGS_PENDING_COMP, &fw_reset->reset_flags)) {
106 		complete(&fw_reset->done);
107 	} else {
108 		mlx5_load_one(dev);
109 		devlink_remote_reload_actions_performed(priv_to_devlink(dev), 0,
110 							BIT(DEVLINK_RELOAD_ACTION_DRIVER_REINIT) |
111 							BIT(DEVLINK_RELOAD_ACTION_FW_ACTIVATE));
112 	}
113 }
114 
mlx5_sync_reset_reload_work(struct work_struct * work)115 static void mlx5_sync_reset_reload_work(struct work_struct *work)
116 {
117 	struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
118 						      reset_reload_work);
119 	struct mlx5_core_dev *dev = fw_reset->dev;
120 	int err;
121 
122 	mlx5_enter_error_state(dev, true);
123 	mlx5_unload_one(dev);
124 	err = mlx5_health_wait_pci_up(dev);
125 	if (err)
126 		mlx5_core_err(dev, "reset reload flow aborted, PCI reads still not working\n");
127 	fw_reset->ret = err;
128 	mlx5_fw_reset_complete_reload(dev);
129 }
130 
mlx5_stop_sync_reset_poll(struct mlx5_core_dev * dev)131 static void mlx5_stop_sync_reset_poll(struct mlx5_core_dev *dev)
132 {
133 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
134 
135 	del_timer(&fw_reset->timer);
136 }
137 
mlx5_sync_reset_clear_reset_requested(struct mlx5_core_dev * dev,bool poll_health)138 static void mlx5_sync_reset_clear_reset_requested(struct mlx5_core_dev *dev, bool poll_health)
139 {
140 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
141 
142 	mlx5_stop_sync_reset_poll(dev);
143 	clear_bit(MLX5_FW_RESET_FLAGS_RESET_REQUESTED, &fw_reset->reset_flags);
144 	if (poll_health)
145 		mlx5_start_health_poll(dev);
146 }
147 
148 #define MLX5_RESET_POLL_INTERVAL	(HZ / 10)
poll_sync_reset(struct timer_list * t)149 static void poll_sync_reset(struct timer_list *t)
150 {
151 	struct mlx5_fw_reset *fw_reset = from_timer(fw_reset, t, timer);
152 	struct mlx5_core_dev *dev = fw_reset->dev;
153 	u32 fatal_error;
154 
155 	if (!test_bit(MLX5_FW_RESET_FLAGS_RESET_REQUESTED, &fw_reset->reset_flags))
156 		return;
157 
158 	fatal_error = mlx5_health_check_fatal_sensors(dev);
159 
160 	if (fatal_error) {
161 		mlx5_core_warn(dev, "Got Device Reset\n");
162 		mlx5_sync_reset_clear_reset_requested(dev, false);
163 		queue_work(fw_reset->wq, &fw_reset->reset_reload_work);
164 		return;
165 	}
166 
167 	mod_timer(&fw_reset->timer, round_jiffies(jiffies + MLX5_RESET_POLL_INTERVAL));
168 }
169 
mlx5_start_sync_reset_poll(struct mlx5_core_dev * dev)170 static void mlx5_start_sync_reset_poll(struct mlx5_core_dev *dev)
171 {
172 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
173 
174 	timer_setup(&fw_reset->timer, poll_sync_reset, 0);
175 	fw_reset->timer.expires = round_jiffies(jiffies + MLX5_RESET_POLL_INTERVAL);
176 	add_timer(&fw_reset->timer);
177 }
178 
mlx5_fw_reset_set_reset_sync_ack(struct mlx5_core_dev * dev)179 static int mlx5_fw_reset_set_reset_sync_ack(struct mlx5_core_dev *dev)
180 {
181 	return mlx5_reg_mfrl_set(dev, MLX5_MFRL_REG_RESET_LEVEL3, 0, 1, false);
182 }
183 
mlx5_fw_reset_set_reset_sync_nack(struct mlx5_core_dev * dev)184 static int mlx5_fw_reset_set_reset_sync_nack(struct mlx5_core_dev *dev)
185 {
186 	return mlx5_reg_mfrl_set(dev, MLX5_MFRL_REG_RESET_LEVEL3, 0, 2, false);
187 }
188 
mlx5_sync_reset_set_reset_requested(struct mlx5_core_dev * dev)189 static void mlx5_sync_reset_set_reset_requested(struct mlx5_core_dev *dev)
190 {
191 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
192 
193 	mlx5_stop_health_poll(dev, true);
194 	set_bit(MLX5_FW_RESET_FLAGS_RESET_REQUESTED, &fw_reset->reset_flags);
195 	mlx5_start_sync_reset_poll(dev);
196 }
197 
mlx5_fw_live_patch_event(struct work_struct * work)198 static void mlx5_fw_live_patch_event(struct work_struct *work)
199 {
200 	struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
201 						      fw_live_patch_work);
202 	struct mlx5_core_dev *dev = fw_reset->dev;
203 
204 	mlx5_core_info(dev, "Live patch updated firmware version: %d.%d.%d\n", fw_rev_maj(dev),
205 		       fw_rev_min(dev), fw_rev_sub(dev));
206 
207 	if (mlx5_fw_tracer_reload(dev->tracer))
208 		mlx5_core_err(dev, "Failed to reload FW tracer\n");
209 }
210 
mlx5_sync_reset_request_event(struct work_struct * work)211 static void mlx5_sync_reset_request_event(struct work_struct *work)
212 {
213 	struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
214 						      reset_request_work);
215 	struct mlx5_core_dev *dev = fw_reset->dev;
216 	int err;
217 
218 	if (test_bit(MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST, &fw_reset->reset_flags)) {
219 		err = mlx5_fw_reset_set_reset_sync_nack(dev);
220 		mlx5_core_warn(dev, "PCI Sync FW Update Reset Nack %s",
221 			       err ? "Failed" : "Sent");
222 		return;
223 	}
224 	mlx5_sync_reset_set_reset_requested(dev);
225 	err = mlx5_fw_reset_set_reset_sync_ack(dev);
226 	if (err)
227 		mlx5_core_warn(dev, "PCI Sync FW Update Reset Ack Failed. Error code: %d\n", err);
228 	else
229 		mlx5_core_warn(dev, "PCI Sync FW Update Reset Ack. Device reset is expected.\n");
230 }
231 
mlx5_pci_link_toggle(struct mlx5_core_dev * dev)232 static int mlx5_pci_link_toggle(struct mlx5_core_dev *dev)
233 {
234 	struct pci_bus *bridge_bus = dev->pdev->bus;
235 	struct pci_dev *bridge = bridge_bus->self;
236 	u16 reg16, dev_id, sdev_id;
237 	unsigned long timeout;
238 	struct pci_dev *sdev;
239 	int cap, err;
240 	u32 reg32;
241 
242 	/* Check that all functions under the pci bridge are PFs of
243 	 * this device otherwise fail this function.
244 	 */
245 	err = pci_read_config_word(dev->pdev, PCI_DEVICE_ID, &dev_id);
246 	if (err)
247 		return err;
248 	list_for_each_entry(sdev, &bridge_bus->devices, bus_list) {
249 		err = pci_read_config_word(sdev, PCI_DEVICE_ID, &sdev_id);
250 		if (err)
251 			return err;
252 		if (sdev_id != dev_id)
253 			return -EPERM;
254 	}
255 
256 	cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
257 	if (!cap)
258 		return -EOPNOTSUPP;
259 
260 	list_for_each_entry(sdev, &bridge_bus->devices, bus_list) {
261 		pci_save_state(sdev);
262 		pci_cfg_access_lock(sdev);
263 	}
264 	/* PCI link toggle */
265 	err = pci_read_config_word(bridge, cap + PCI_EXP_LNKCTL, &reg16);
266 	if (err)
267 		return err;
268 	reg16 |= PCI_EXP_LNKCTL_LD;
269 	err = pci_write_config_word(bridge, cap + PCI_EXP_LNKCTL, reg16);
270 	if (err)
271 		return err;
272 	msleep(500);
273 	reg16 &= ~PCI_EXP_LNKCTL_LD;
274 	err = pci_write_config_word(bridge, cap + PCI_EXP_LNKCTL, reg16);
275 	if (err)
276 		return err;
277 
278 	/* Check link */
279 	err = pci_read_config_dword(bridge, cap + PCI_EXP_LNKCAP, &reg32);
280 	if (err)
281 		return err;
282 	if (!(reg32 & PCI_EXP_LNKCAP_DLLLARC)) {
283 		mlx5_core_warn(dev, "No PCI link reporting capability (0x%08x)\n", reg32);
284 		msleep(1000);
285 		goto restore;
286 	}
287 
288 	timeout = jiffies + msecs_to_jiffies(mlx5_tout_ms(dev, PCI_TOGGLE));
289 	do {
290 		err = pci_read_config_word(bridge, cap + PCI_EXP_LNKSTA, &reg16);
291 		if (err)
292 			return err;
293 		if (reg16 & PCI_EXP_LNKSTA_DLLLA)
294 			break;
295 		msleep(20);
296 	} while (!time_after(jiffies, timeout));
297 
298 	if (reg16 & PCI_EXP_LNKSTA_DLLLA) {
299 		mlx5_core_info(dev, "PCI Link up\n");
300 	} else {
301 		mlx5_core_err(dev, "PCI link not ready (0x%04x) after %llu ms\n",
302 			      reg16, mlx5_tout_ms(dev, PCI_TOGGLE));
303 		err = -ETIMEDOUT;
304 	}
305 
306 restore:
307 	list_for_each_entry(sdev, &bridge_bus->devices, bus_list) {
308 		pci_cfg_access_unlock(sdev);
309 		pci_restore_state(sdev);
310 	}
311 
312 	return err;
313 }
314 
mlx5_sync_reset_now_event(struct work_struct * work)315 static void mlx5_sync_reset_now_event(struct work_struct *work)
316 {
317 	struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
318 						      reset_now_work);
319 	struct mlx5_core_dev *dev = fw_reset->dev;
320 	int err;
321 
322 	mlx5_sync_reset_clear_reset_requested(dev, false);
323 
324 	mlx5_core_warn(dev, "Sync Reset now. Device is going to reset.\n");
325 
326 	err = mlx5_cmd_fast_teardown_hca(dev);
327 	if (err) {
328 		mlx5_core_warn(dev, "Fast teardown failed, no reset done, err %d\n", err);
329 		goto done;
330 	}
331 
332 	err = mlx5_pci_link_toggle(dev);
333 	if (err) {
334 		mlx5_core_warn(dev, "mlx5_pci_link_toggle failed, no reset done, err %d\n", err);
335 		goto done;
336 	}
337 
338 	mlx5_enter_error_state(dev, true);
339 	mlx5_unload_one(dev);
340 done:
341 	fw_reset->ret = err;
342 	mlx5_fw_reset_complete_reload(dev);
343 }
344 
mlx5_sync_reset_abort_event(struct work_struct * work)345 static void mlx5_sync_reset_abort_event(struct work_struct *work)
346 {
347 	struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
348 						      reset_abort_work);
349 	struct mlx5_core_dev *dev = fw_reset->dev;
350 
351 	if (!test_bit(MLX5_FW_RESET_FLAGS_RESET_REQUESTED, &fw_reset->reset_flags))
352 		return;
353 
354 	mlx5_sync_reset_clear_reset_requested(dev, true);
355 	mlx5_core_warn(dev, "PCI Sync FW Update Reset Aborted.\n");
356 }
357 
mlx5_sync_reset_events_handle(struct mlx5_fw_reset * fw_reset,struct mlx5_eqe * eqe)358 static void mlx5_sync_reset_events_handle(struct mlx5_fw_reset *fw_reset, struct mlx5_eqe *eqe)
359 {
360 	struct mlx5_eqe_sync_fw_update *sync_fw_update_eqe;
361 	u8 sync_event_rst_type;
362 
363 	sync_fw_update_eqe = &eqe->data.sync_fw_update;
364 	sync_event_rst_type = sync_fw_update_eqe->sync_rst_state & SYNC_RST_STATE_MASK;
365 	switch (sync_event_rst_type) {
366 	case MLX5_SYNC_RST_STATE_RESET_REQUEST:
367 		queue_work(fw_reset->wq, &fw_reset->reset_request_work);
368 		break;
369 	case MLX5_SYNC_RST_STATE_RESET_NOW:
370 		queue_work(fw_reset->wq, &fw_reset->reset_now_work);
371 		break;
372 	case MLX5_SYNC_RST_STATE_RESET_ABORT:
373 		queue_work(fw_reset->wq, &fw_reset->reset_abort_work);
374 		break;
375 	}
376 }
377 
fw_reset_event_notifier(struct notifier_block * nb,unsigned long action,void * data)378 static int fw_reset_event_notifier(struct notifier_block *nb, unsigned long action, void *data)
379 {
380 	struct mlx5_fw_reset *fw_reset = mlx5_nb_cof(nb, struct mlx5_fw_reset, nb);
381 	struct mlx5_eqe *eqe = data;
382 
383 	switch (eqe->sub_type) {
384 	case MLX5_GENERAL_SUBTYPE_FW_LIVE_PATCH_EVENT:
385 			queue_work(fw_reset->wq, &fw_reset->fw_live_patch_work);
386 		break;
387 	case MLX5_GENERAL_SUBTYPE_PCI_SYNC_FOR_FW_UPDATE_EVENT:
388 		mlx5_sync_reset_events_handle(fw_reset, eqe);
389 		break;
390 	default:
391 		return NOTIFY_DONE;
392 	}
393 
394 	return NOTIFY_OK;
395 }
396 
mlx5_fw_reset_wait_reset_done(struct mlx5_core_dev * dev)397 int mlx5_fw_reset_wait_reset_done(struct mlx5_core_dev *dev)
398 {
399 	unsigned long pci_sync_update_timeout = mlx5_tout_ms(dev, PCI_SYNC_UPDATE);
400 	unsigned long timeout = msecs_to_jiffies(pci_sync_update_timeout);
401 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
402 	int err;
403 
404 	if (!wait_for_completion_timeout(&fw_reset->done, timeout)) {
405 		mlx5_core_warn(dev, "FW sync reset timeout after %lu seconds\n",
406 			       pci_sync_update_timeout / 1000);
407 		err = -ETIMEDOUT;
408 		goto out;
409 	}
410 	err = fw_reset->ret;
411 out:
412 	clear_bit(MLX5_FW_RESET_FLAGS_PENDING_COMP, &fw_reset->reset_flags);
413 	return err;
414 }
415 
mlx5_fw_reset_events_start(struct mlx5_core_dev * dev)416 void mlx5_fw_reset_events_start(struct mlx5_core_dev *dev)
417 {
418 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
419 
420 	MLX5_NB_INIT(&fw_reset->nb, fw_reset_event_notifier, GENERAL_EVENT);
421 	mlx5_eq_notifier_register(dev, &fw_reset->nb);
422 }
423 
mlx5_fw_reset_events_stop(struct mlx5_core_dev * dev)424 void mlx5_fw_reset_events_stop(struct mlx5_core_dev *dev)
425 {
426 	mlx5_eq_notifier_unregister(dev, &dev->priv.fw_reset->nb);
427 }
428 
mlx5_fw_reset_init(struct mlx5_core_dev * dev)429 int mlx5_fw_reset_init(struct mlx5_core_dev *dev)
430 {
431 	struct mlx5_fw_reset *fw_reset = kzalloc(sizeof(*fw_reset), GFP_KERNEL);
432 
433 	if (!fw_reset)
434 		return -ENOMEM;
435 	fw_reset->wq = create_singlethread_workqueue("mlx5_fw_reset_events");
436 	if (!fw_reset->wq) {
437 		kfree(fw_reset);
438 		return -ENOMEM;
439 	}
440 
441 	fw_reset->dev = dev;
442 	dev->priv.fw_reset = fw_reset;
443 
444 	INIT_WORK(&fw_reset->fw_live_patch_work, mlx5_fw_live_patch_event);
445 	INIT_WORK(&fw_reset->reset_request_work, mlx5_sync_reset_request_event);
446 	INIT_WORK(&fw_reset->reset_reload_work, mlx5_sync_reset_reload_work);
447 	INIT_WORK(&fw_reset->reset_now_work, mlx5_sync_reset_now_event);
448 	INIT_WORK(&fw_reset->reset_abort_work, mlx5_sync_reset_abort_event);
449 
450 	init_completion(&fw_reset->done);
451 	return 0;
452 }
453 
mlx5_fw_reset_cleanup(struct mlx5_core_dev * dev)454 void mlx5_fw_reset_cleanup(struct mlx5_core_dev *dev)
455 {
456 	struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
457 
458 	destroy_workqueue(fw_reset->wq);
459 	kfree(dev->priv.fw_reset);
460 }
461