1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Copyright (C) 2016 Freescale Semiconductor, Inc. 4 */ 5 6 #ifndef _MX7ULP_REGS_H_ 7 #define _MX7ULP_REGS_H_ 8 9 #include <linux/sizes.h> 10 11 #define ARCH_MXC 12 13 #define ROM_SW_INFO_ADDR 0x000001E8 14 15 #define CAAM_SEC_SRAM_BASE (0x26000000) 16 #define CAAM_SEC_SRAM_SIZE (SZ_32K) 17 #define CAAM_SEC_SRAM_END (CAAM_SEC_SRAM_BASE + CAAM_SEC_SRAM_SIZE - 1) 18 19 #define CAAM_ARB_BASE_ADDR CAAM_SEC_SRAM_BASE 20 21 #define OCRAM_0_BASE (0x2F000000) 22 #define OCRAM_0_SIZE (SZ_128K) 23 #define OCRAM_0_END (OCRAM_0_BASE + OCRAM_0_SIZE - 1) 24 25 #define OCRAM_1_BASE (0x2F020000) 26 #define OCRAM_1_SIZE (SZ_128K) 27 #define OCRAM_1_END (OCRAM_1_BASE + OCRAM_1_SIZE - 1) 28 29 #define TCML_BASE (0x1FFD0000) 30 #define TCMU_BASE (0x20000000) 31 32 #define AIPS3_BASE (0x40800000UL) 33 #define AIPS3_SLOT_SIZE (SZ_64K) 34 #define AIPS2_BASE (0x40000000UL) 35 #define AIPS2_SLOT_SIZE (SZ_64K) 36 #define AIPS1_BASE (0x41080000UL) 37 #define AIPS1_SLOT_SIZE (SZ_4K) 38 #define AIPS0_BASE (0x41000000UL) 39 #define AIPS0_SLOT_SIZE (SZ_4K) 40 #define IOMUXC0_AIPS0_SLOT (61) 41 #define WDG0_AIPS0_SLOT (37) 42 #define WDG1_AIPS2_SLOT (61) 43 #define WDG2_AIPS2_SLOT (67) 44 #define WDG0_PCC0_SLOT (37) 45 #define IOMUXC1_AIPS3_SLOT (44) 46 #define CMC0_AIPS1_SLOT (36) 47 #define CMC1_AIPS2_SLOT (65) 48 #define SCG0_AIPS0_SLOT (39) 49 #define PCC0_AIPS0_SLOT (38) 50 #define PCC1_AIPS1_SLOT (50) 51 #define PCC2_AIPS2_SLOT (63) 52 #define PCC3_AIPS3_SLOT (51) 53 #define SCG1_AIPS2_SLOT (62) 54 #define SIM0_AIPS1_SLOT (35) 55 #define SIM1_AIPS1_SLOT (48) 56 #define USBOTG0_AIPS2_SLOT (51) 57 #define USBOTG1_AIPS2_SLOT (52) 58 #define USBPHY_AIPS2_SLOT (53) 59 #define USDHC0_AIPS2_SLOT (55) 60 #define USDHC1_AIPS2_SLOT (56) 61 #define RGPIO2P0_AIPS0_SLOT (15) 62 #define RGPIO2P1_AIPS2_SLOT (15) 63 #define SNVS_AIPS2_SLOT (35) 64 #define IOMUXC0_AIPS0_SLOT (61) 65 #define OCOTP_CTRL_AIPS1_SLOT (38) 66 #define OCOTP_CTRL_PCC1_SLOT (38) 67 #define SIM1_PCC1_SLOT (48) 68 #define MMDC0_AIPS3_SLOT (43) 69 #define IOMUXC_DDR_AIPS3_SLOT (45) 70 71 #define LPI2C0_AIPS0_SLOT (51) 72 #define LPI2C1_AIPS0_SLOT (52) 73 #define LPI2C2_AIPS0_SLOT (53) 74 #define LPI2C3_AIPS0_SLOT (54) 75 #define LPI2C4_AIPS2_SLOT (43) 76 #define LPI2C5_AIPS2_SLOT (44) 77 #define LPI2C6_AIPS3_SLOT (36) 78 #define LPI2C7_AIPS3_SLOT (37) 79 80 #define LPUART0_PCC0_SLOT (58) 81 #define LPUART1_PCC0_SLOT (59) 82 #define LPUART2_PCC1_SLOT (43) 83 #define LPUART3_PCC1_SLOT (44) 84 #define LPUART0_AIPS0_SLOT (58) 85 #define LPUART1_AIPS0_SLOT (59) 86 #define LPUART2_AIPS1_SLOT (43) 87 #define LPUART3_AIPS1_SLOT (44) 88 #define LPUART4_AIPS2_SLOT (45) 89 #define LPUART5_AIPS2_SLOT (46) 90 #define LPUART6_AIPS3_SLOT (38) 91 #define LPUART7_AIPS3_SLOT (39) 92 93 #define CORE_B_ROM_SIZE (SZ_32K + SZ_64K) 94 #define CORE_B_ROM_BASE (0x00000000) 95 96 #define ROMCP_ARB_BASE_ADDR CORE_B_ROM_BASE 97 #define ROMCP_ARB_END_ADDR CORE_B_ROM_SIZE 98 #define IRAM_BASE_ADDR OCRAM_0_BASE 99 #define IRAM_SIZE (SZ_128K + SZ_128K) 100 101 #define IOMUXC_PCR_MUX_ALT0 (0<<8) 102 #define IOMUXC_PCR_MUX_ALT1 (1<<8) 103 #define IOMUXC_PCR_MUX_ALT2 (2<<8) 104 #define IOMUXC_PCR_MUX_ALT3 (3<<8) 105 #define IOMUXC_PCR_MUX_ALT4 (4<<8) 106 #define IOMUXC_PCR_MUX_ALT5 (5<<8) 107 #define IOMUXC_PCR_MUX_ALT6 (6<<8) 108 #define IOMUXC_PCR_MUX_ALT7 (7<<8) 109 #define IOMUXC_PCR_MUX_ALT8 (8<<8) 110 #define IOMUXC_PCR_MUX_ALT9 (9<<8) 111 #define IOMUXC_PCR_MUX_ALT10 (10<<8) 112 #define IOMUXC_PCR_MUX_ALT11 (11<<8) 113 #define IOMUXC_PCR_MUX_ALT12 (12<<8) 114 #define IOMUXC_PCR_MUX_ALT13 (13<<8) 115 #define IOMUXC_PCR_MUX_ALT14 (14<<8) 116 #define IOMUXC_PCR_MUX_ALT15 (15<<8) 117 118 #define IOMUXC_PSMI_IMUX_ALT0 (0x0) 119 #define IOMUXC_PSMI_IMUX_ALT1 (0x1) 120 #define IOMUXC_PSMI_IMUX_ALT2 (0x2) 121 #define IOMUXC_PSMI_IMUX_ALT3 (0x3) 122 #define IOMUXC_PSMI_IMUX_ALT4 (0x4) 123 #define IOMUXC_PSMI_IMUX_ALT5 (0x5) 124 #define IOMUXC_PSMI_IMUX_ALT6 (0x6) 125 #define IOMUXC_PSMI_IMUX_ALT7 (0x7) 126 127 128 #define SIM_SOPT1_EN_SNVS_HARD_RST (1<<8) 129 #define SIM_SOPT1_PMIC_STBY_REQ (1<<2) 130 #define SIM_SOPT1_A7_SW_RESET (1<<0) 131 132 #define IOMUXC_PCR_MUX_ALT_SHIFT (8) 133 #define IOMUXC_PCR_MUX_ALT_MASK (0xF00) 134 #define IOMUXC_PSMI_IMUX_ALT_SHIFT (0) 135 136 #define IOMUXC0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * IOMUXC0_AIPS0_SLOT))) 137 #define IOMUXC1_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * IOMUXC1_AIPS3_SLOT))) 138 #define WDG0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * WDG0_AIPS0_SLOT))) 139 #define WDG1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * WDG1_AIPS2_SLOT))) 140 #define WDG2_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * WDG2_AIPS2_SLOT))) 141 #define SCG0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * SCG0_AIPS0_SLOT))) 142 #define SCG1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * SCG1_AIPS2_SLOT))) 143 #define PCC0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * PCC0_AIPS0_SLOT))) 144 #define PCC1_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * PCC1_AIPS1_SLOT))) 145 #define PCC2_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * PCC2_AIPS2_SLOT))) 146 #define PCC3_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * PCC3_AIPS3_SLOT))) 147 #define IOMUXC0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * IOMUXC0_AIPS0_SLOT))) 148 #define PSMI0_RBASE ((IOMUXC0_RBASE + 0x100)) /* in iomuxc0 after pta and ptb */ 149 #define CMC0_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * CMC0_AIPS1_SLOT))) 150 #define CMC1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * CMC1_AIPS2_SLOT))) 151 #define OCOTP_BASE_ADDR ((AIPS1_BASE + (AIPS1_SLOT_SIZE * OCOTP_CTRL_AIPS1_SLOT))) 152 #define SIM0_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * SIM0_AIPS1_SLOT))) 153 #define SIM1_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * SIM1_AIPS1_SLOT))) 154 #define MMDC0_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * MMDC0_AIPS3_SLOT))) 155 156 #define USBOTG0_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBOTG0_AIPS2_SLOT))) 157 #define USBOTG1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBOTG1_AIPS2_SLOT))) 158 #define USBPHY_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBPHY_AIPS2_SLOT))) 159 #define USB_PHY0_BASE_ADDR USBPHY_RBASE 160 #define USB_BASE_ADDR USBOTG0_RBASE 161 162 #define LPI2C1_BASE_ADDR ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C0_AIPS0_SLOT))) 163 #define LPI2C2_BASE_ADDR ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C1_AIPS0_SLOT))) 164 #define LPI2C3_BASE_ADDR ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C2_AIPS0_SLOT))) 165 #define LPI2C4_BASE_ADDR ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C3_AIPS0_SLOT))) 166 #define LPI2C5_BASE_ADDR ((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPI2C4_AIPS2_SLOT))) 167 #define LPI2C6_BASE_ADDR ((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPI2C5_AIPS2_SLOT))) 168 #define LPI2C7_BASE_ADDR ((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPI2C6_AIPS3_SLOT))) 169 #define LPI2C8_BASE_ADDR ((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPI2C7_AIPS3_SLOT))) 170 171 #define LPUART0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPUART0_AIPS0_SLOT))) 172 #define LPUART1_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPUART1_AIPS0_SLOT))) 173 #define LPUART2_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * LPUART2_AIPS1_SLOT))) 174 #define LPUART3_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * LPUART3_AIPS1_SLOT))) 175 #define LPUART4_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPUART4_AIPS2_SLOT))) 176 #define LPUART5_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPUART5_AIPS2_SLOT))) 177 #define LPUART6_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPUART6_AIPS3_SLOT))) 178 #define LPUART7_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPUART7_AIPS3_SLOT))) 179 180 #define USDHC0_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USDHC0_AIPS2_SLOT))) 181 #define USDHC1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USDHC1_AIPS2_SLOT))) 182 183 #define SNVS_BASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * SNVS_AIPS2_SLOT))) 184 #define SNVS_LP_LPCR (SNVS_BASE + 0x38) 185 186 #define RGPIO2P0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * RGPIO2P0_AIPS0_SLOT))) 187 #define RGPIO2P1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * RGPIO2P1_AIPS2_SLOT))) 188 189 #define WDG0_PCC_REG (PCC0_RBASE + (4 * WDG0_PCC0_SLOT)) 190 #define WDG1_PCC_REG (PCC2_RBASE + (4 * WDG1_PCC2_SLOT)) 191 #define CMC0_SRS (CMC0_RBASE + 0x20) 192 #define CMC0_SSRS (CMC0_RBASE + 0x28) 193 #define CMC1_SRS (CMC1_RBASE + 0x20) 194 #define CMC1_SSRS (CMC1_RBASE + 0x28) 195 196 #define IOMUXC0_PCR0 (IOMUXC0_RBASE + (4 * 0)) 197 #define IOMUXC0_PCR1 (IOMUXC0_RBASE + (4 * 1)) 198 #define IOMUXC0_PCR2 (IOMUXC0_RBASE + (4 * 2)) 199 #define IOMUXC0_PCR3 (IOMUXC0_RBASE + (4 * 3)) 200 #define IOMUXC0_PSMI62 (PSMI0_RBASE + (4 * 62)) 201 #define IOMUXC0_PSMI63 (PSMI0_RBASE + (4 * 63)) 202 #define IOMUXC0_PSMI64 (PSMI0_RBASE + (4 * 64)) 203 204 #define SCG_CSR (SCG0_RBASE + 0x010) 205 #define SCG_RCCR (SCG0_RBASE + 0x014) 206 #define SCG_VCCR (SCG0_RBASE + 0x018) 207 #define SCG_HCCR (SCG0_RBASE + 0x01c) 208 209 #define LPUART0_PCC_REG (PCC0_RBASE + (4 * LPUART0_PCC0_SLOT)) 210 #define LPUART1_PCC_REG (PCC0_RBASE + (4 * LPUART1_PCC0_SLOT)) 211 #define LPUART2_PCC_REG (PCC1_RBASE + (4 * LPUART2_PCC1_SLOT)) 212 #define LPUART3_PCC_REG (PCC1_RBASE + (4 * LPUART3_PCC1_SLOT)) 213 #define LPUART4_PCC_REG (PCC2_RBASE + (4 * LPUART4_PCC2_SLOT)) 214 #define LPUART5_PCC_REG (PCC2_RBASE + (4 * LPUART5_PCC2_SLOT)) 215 #define LPUART6_PCC_REG (PCC3_RBASE + (4 * LPUART6_PCC3_SLOT)) 216 #define LPUART7_PCC_REG (PCC3_RBASE + (4 * LPUART7_PCC3_SLOT)) 217 218 #define USDHC0_PCC_REG (PCC2_RBASE + (4 * USDHC0_PCC2_SLOT)) 219 #define USDHC1_PCC_REG (PCC2_RBASE + (4 * USDHC1_PCC2_SLOT)) 220 221 #define SIM1_PCC_REG (PCC1_RBASE + (4 * SIM1_PCC1_SLOT)) 222 #define SCG1_PCC_REG (PCC2_RBASE + (4 * SCG1_PCC2_SLOT)) 223 224 #define OCOTP_CTRL_PCC_REG (PCC1_RBASE + (4 * OCOTP_CTRL_PCC1_SLOT)) 225 226 #define IOMUXC_DDR_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * IOMUXC_DDR_AIPS3_SLOT))) 227 #define MMDC0_PCC_REG (PCC3_RBASE + (4 * MMDC0_PCC3_SLOT)) 228 229 #define CAAM_IPS_BASE_ADDR (AIPS2_BASE + 0x240000) /* 40240000 */ 230 231 #define CFG_SYS_FSL_SEC_OFFSET 0 232 #define CFG_SYS_FSL_SEC_ADDR (CAAM_IPS_BASE_ADDR + \ 233 CFG_SYS_FSL_SEC_OFFSET) 234 #define CFG_SYS_FSL_JR0_OFFSET 0x1000 235 #define CFG_SYS_FSL_JR0_ADDR (CFG_SYS_FSL_SEC_ADDR + \ 236 CFG_SYS_FSL_JR0_OFFSET) 237 238 #define IOMUXC_DPCR_DDR_DQS0 ((IOMUXC_DDR_RBASE + (4 * 32))) 239 #define IOMUXC_DPCR_DDR_DQS1 ((IOMUXC_DDR_RBASE + (4 * 33))) 240 #define IOMUXC_DPCR_DDR_DQS2 ((IOMUXC_DDR_RBASE + (4 * 34))) 241 #define IOMUXC_DPCR_DDR_DQS3 ((IOMUXC_DDR_RBASE + (4 * 35))) 242 243 244 #define IOMUXC_DPCR_DDR_DQ0 ((IOMUXC_DDR_RBASE + (4 * 0))) 245 #define IOMUXC_DPCR_DDR_DQ1 ((IOMUXC_DDR_RBASE + (4 * 1))) 246 #define IOMUXC_DPCR_DDR_DQ2 ((IOMUXC_DDR_RBASE + (4 * 2))) 247 #define IOMUXC_DPCR_DDR_DQ3 ((IOMUXC_DDR_RBASE + (4 * 3))) 248 #define IOMUXC_DPCR_DDR_DQ4 ((IOMUXC_DDR_RBASE + (4 * 4))) 249 #define IOMUXC_DPCR_DDR_DQ5 ((IOMUXC_DDR_RBASE + (4 * 5))) 250 #define IOMUXC_DPCR_DDR_DQ6 ((IOMUXC_DDR_RBASE + (4 * 6))) 251 #define IOMUXC_DPCR_DDR_DQ7 ((IOMUXC_DDR_RBASE + (4 * 7))) 252 #define IOMUXC_DPCR_DDR_DQ8 ((IOMUXC_DDR_RBASE + (4 * 8))) 253 #define IOMUXC_DPCR_DDR_DQ9 ((IOMUXC_DDR_RBASE + (4 * 9))) 254 #define IOMUXC_DPCR_DDR_DQ10 ((IOMUXC_DDR_RBASE + (4 * 10))) 255 #define IOMUXC_DPCR_DDR_DQ11 ((IOMUXC_DDR_RBASE + (4 * 11))) 256 #define IOMUXC_DPCR_DDR_DQ12 ((IOMUXC_DDR_RBASE + (4 * 12))) 257 #define IOMUXC_DPCR_DDR_DQ13 ((IOMUXC_DDR_RBASE + (4 * 13))) 258 #define IOMUXC_DPCR_DDR_DQ14 ((IOMUXC_DDR_RBASE + (4 * 14))) 259 #define IOMUXC_DPCR_DDR_DQ15 ((IOMUXC_DDR_RBASE + (4 * 15))) 260 #define IOMUXC_DPCR_DDR_DQ16 ((IOMUXC_DDR_RBASE + (4 * 16))) 261 #define IOMUXC_DPCR_DDR_DQ17 ((IOMUXC_DDR_RBASE + (4 * 17))) 262 #define IOMUXC_DPCR_DDR_DQ18 ((IOMUXC_DDR_RBASE + (4 * 18))) 263 #define IOMUXC_DPCR_DDR_DQ19 ((IOMUXC_DDR_RBASE + (4 * 19))) 264 #define IOMUXC_DPCR_DDR_DQ20 ((IOMUXC_DDR_RBASE + (4 * 20))) 265 #define IOMUXC_DPCR_DDR_DQ21 ((IOMUXC_DDR_RBASE + (4 * 21))) 266 #define IOMUXC_DPCR_DDR_DQ22 ((IOMUXC_DDR_RBASE + (4 * 22))) 267 #define IOMUXC_DPCR_DDR_DQ23 ((IOMUXC_DDR_RBASE + (4 * 23))) 268 #define IOMUXC_DPCR_DDR_DQ24 ((IOMUXC_DDR_RBASE + (4 * 24))) 269 #define IOMUXC_DPCR_DDR_DQ25 ((IOMUXC_DDR_RBASE + (4 * 25))) 270 #define IOMUXC_DPCR_DDR_DQ26 ((IOMUXC_DDR_RBASE + (4 * 26))) 271 #define IOMUXC_DPCR_DDR_DQ27 ((IOMUXC_DDR_RBASE + (4 * 27))) 272 #define IOMUXC_DPCR_DDR_DQ28 ((IOMUXC_DDR_RBASE + (4 * 28))) 273 #define IOMUXC_DPCR_DDR_DQ29 ((IOMUXC_DDR_RBASE + (4 * 29))) 274 #define IOMUXC_DPCR_DDR_DQ30 ((IOMUXC_DDR_RBASE + (4 * 30))) 275 #define IOMUXC_DPCR_DDR_DQ31 ((IOMUXC_DDR_RBASE + (4 * 31))) 276 277 /* Remap the rgpio2p registers addr to driver's addr */ 278 #define RGPIO2P_GPIO1_BASE_ADDR RGPIO2P0_RBASE 279 #define RGPIO2P_GPIO2_BASE_ADDR (RGPIO2P0_RBASE + 0x40) 280 #define RGPIO2P_GPIO3_BASE_ADDR (RGPIO2P1_RBASE) 281 #define RGPIO2P_GPIO4_BASE_ADDR (RGPIO2P1_RBASE + 0x40) 282 #define RGPIO2P_GPIO5_BASE_ADDR (RGPIO2P1_RBASE + 0x80) 283 #define RGPIO2P_GPIO6_BASE_ADDR (RGPIO2P1_RBASE + 0xc0) 284 285 /* MMDC registers addresses */ 286 #define MMDC_MDCTL_OFFSET (0x000) 287 #define MMDC_MDPDC_OFFSET (0x004) 288 #define MMDC_MDOTC_OFFSET (0x008) 289 #define MMDC_MDCFG0_OFFSET (0x00C) 290 #define MMDC_MDCFG1_OFFSET (0x010) 291 #define MMDC_MDCFG2_OFFSET (0x014) 292 #define MMDC_MDMISC_OFFSET (0x018) 293 #define MMDC_MDSCR_OFFSET (0x01C) 294 #define MMDC_MDREF_OFFSET (0x020) 295 #define MMDC_MDRWD_OFFSET (0x02C) 296 #define MMDC_MDOR_OFFSET (0x030) 297 #define MMDC_MDMRR_OFFSET (0x034) 298 #define MMDC_MDCFG3LP_OFFSET (0x038) 299 #define MMDC_MDMR4_OFFSET (0x03C) 300 #define MMDC_MDASP_OFFSET (0x040) 301 302 #define MMDC_MAARCR_OFFSET (0x400) 303 #define MMDC_MAPSR_OFFSET (0x404) 304 #define MMDC_MAEXIDR0_OFFSET (0x408) 305 #define MMDC_MAEXIDR1_OFFSET (0x40C) 306 #define MMDC_MADPCR0_OFFSET (0x410) 307 #define MMDC_MADPCR1_OFFSET (0x414) 308 #define MMDC_MADPSR0_OFFSET (0x418) 309 #define MMDC_MADPSR1_OFFSET (0x41C) 310 #define MMDC_MADPSR2_OFFSET (0x420) 311 #define MMDC_MADPSR3_OFFSET (0x424) 312 #define MMDC_MADPSR4_OFFSET (0x428) 313 #define MMDC_MADPSR5_OFFSET (0x42C) 314 #define MMDC_MASBS0_OFFSET (0x430) 315 #define MMDC_MASBS1_OFFSET (0x434) 316 #define MMDC_MAGENP_OFFSET (0x440) 317 318 #define MMDC_MPZQHWCTRL_OFFSET (0x800) 319 #define MMDC_MPZQSWCTRL_OFFSET (0x804) 320 #define MMDC_MPWLGCR_OFFSET (0x808) 321 #define MMDC_MPWLDECTRL0_OFFSET (0x80C) 322 #define MMDC_MPWLDECTRL1_OFFSET (0x810) 323 #define MMDC_MPWLDLST_OFFSET (0x814) 324 #define MMDC_MPODTCTRL_OFFSET (0x818) 325 #define MMDC_MPREDQBY0DL_OFFSET (0x81C) 326 #define MMDC_MPREDQBY1DL_OFFSET (0x820) 327 #define MMDC_MPREDQBY2DL_OFFSET (0x824) 328 #define MMDC_MPREDQBY3DL_OFFSET (0x828) 329 #define MMDC_MPWRDQBY0DL_OFFSET (0x82C) 330 #define MMDC_MPWRDQBY1DL_OFFSET (0x830) 331 #define MMDC_MPWRDQBY2DL_OFFSET (0x834) 332 #define MMDC_MPWRDQBY3DL_OFFSET (0x838) 333 #define MMDC_MPDGCTRL0_OFFSET (0x83C) 334 #define MMDC_MPDGCTRL1_OFFSET (0x840) 335 #define MMDC_MPDGDLST_OFFSET (0x844) 336 #define MMDC_MPRDDLCTL_OFFSET (0x848) 337 #define MMDC_MPRDDLST_OFFSET (0x84C) 338 #define MMDC_MPWRDLCTL_OFFSET (0x850) 339 #define MMDC_MPWRDLST_OFFSET (0x854) 340 #define MMDC_MPSDCTRL_OFFSET (0x858) 341 #define MMDC_MPZQLP2CTL_OFFSET (0x85C) 342 #define MMDC_MPRDDLHWCTL_OFFSET (0x860) 343 #define MMDC_MPWRDLHWCTL_OFFSET (0x864) 344 #define MMDC_MPRDDLHWST0_OFFSET (0x868) 345 #define MMDC_MPRDDLHWST1_OFFSET (0x86C) 346 #define MMDC_MPWRDLHWST0_OFFSET (0x870) 347 #define MMDC_MPWRDLHWST1_OFFSET (0x874) 348 #define MMDC_MPWLHWERR_OFFSET (0x878) 349 #define MMDC_MPDGHWST0_OFFSET (0x87C) 350 #define MMDC_MPDGHWST1_OFFSET (0x880) 351 #define MMDC_MPDGHWST2_OFFSET (0x884) 352 #define MMDC_MPDGHWST3_OFFSET (0x888) 353 #define MMDC_MPPDCMPR1_OFFSET (0x88C) 354 #define MMDC_MPPDCMPR2_OFFSET (0x890) 355 #define MMDC_MPSWDAR_OFFSET (0x894) 356 #define MMDC_MPSWDRDR0_OFFSET (0x898) 357 #define MMDC_MPSWDRDR1_OFFSET (0x89C) 358 #define MMDC_MPSWDRDR2_OFFSET (0x8A0) 359 #define MMDC_MPSWDRDR3_OFFSET (0x8A4) 360 #define MMDC_MPSWDRDR4_OFFSET (0x8A8) 361 #define MMDC_MPSWDRDR5_OFFSET (0x8AC) 362 #define MMDC_MPSWDRDR6_OFFSET (0x8B0) 363 #define MMDC_MPSWDRDR7_OFFSET (0x8B4) 364 #define MMDC_MPMUR_OFFSET (0x8B8) 365 #define MMDC_MPWRCADL_OFFSET (0x8BC) 366 #define MMDC_MPDCCR_OFFSET (0x8C0) 367 #define MMDC_MPBC_OFFSET (0x8C4) 368 #define MMDC_MPSWDRAR_OFFSET (0x8C8) 369 370 /* First MMDC invalid IPS address */ 371 #define MMDC_IPS_ILL_ADDR_START_OFFSET (0x8CC) 372 #define MMDC_REGS_BASE MMDC0_RBASE 373 374 #define MMDC_MDCTL ((MMDC_REGS_BASE + MMDC_MDCTL_OFFSET)) 375 #define MMDC_MDPDC ((MMDC_REGS_BASE + MMDC_MDPDC_OFFSET)) 376 #define MMDC_MDOTC ((MMDC_REGS_BASE + MMDC_MDOTC_OFFSET)) 377 #define MMDC_MDCFG0 ((MMDC_REGS_BASE + MMDC_MDCFG0_OFFSET)) 378 #define MMDC_MDCFG1 ((MMDC_REGS_BASE + MMDC_MDCFG1_OFFSET)) 379 #define MMDC_MDCFG2 ((MMDC_REGS_BASE + MMDC_MDCFG2_OFFSET)) 380 #define MMDC_MDMISC ((MMDC_REGS_BASE + MMDC_MDMISC_OFFSET)) 381 #define MMDC_MDSCR ((MMDC_REGS_BASE + MMDC_MDSCR_OFFSET)) 382 #define MMDC_MDREF ((MMDC_REGS_BASE + MMDC_MDREF_OFFSET)) 383 #define MMDC_MDRWD ((MMDC_REGS_BASE + MMDC_MDRWD_OFFSET)) 384 #define MMDC_MDOR ((MMDC_REGS_BASE + MMDC_MDOR_OFFSET)) 385 #define MMDC_MDMRR ((MMDC_REGS_BASE + MMDC_MDMRR_OFFSET)) 386 #define MMDC_MDCFG3LP ((MMDC_REGS_BASE + MMDC_MDCFG3LP_OFFSET)) 387 #define MMDC_MDMR4 ((MMDC_REGS_BASE + MMDC_MDMR4_OFFSET)) 388 #define MMDC_MDASP ((MMDC_REGS_BASE + MMDC_MDASP_OFFSET)) 389 390 #define MMDC_MAARCR ((MMDC_REGS_BASE + MMDC_MAARCR_OFFSET)) 391 #define MMDC_MAPSR ((MMDC_REGS_BASE + MMDC_MAPSR_OFFSET)) 392 #define MMDC_MAEXIDR0 ((MMDC_REGS_BASE + MMDC_MAEXIDR0_OFFSET)) 393 #define MMDC_MAEXIDR1 ((MMDC_REGS_BASE + MMDC_MAEXIDR1_OFFSET)) 394 #define MMDC_MADPCR0 ((MMDC_REGS_BASE + MMDC_MADPCR0_OFFSET)) 395 #define MMDC_MADPCR1 ((MMDC_REGS_BASE + MMDC_MADPCR1_OFFSET)) 396 #define MMDC_MADPSR0 ((MMDC_REGS_BASE + MMDC_MADPSR0_OFFSET)) 397 #define MMDC_MADPSR1 ((MMDC_REGS_BASE + MMDC_MADPSR1_OFFSET)) 398 #define MMDC_MADPSR2 ((MMDC_REGS_BASE + MMDC_MADPSR2_OFFSET)) 399 #define MMDC_MADPSR3 ((MMDC_REGS_BASE + MMDC_MADPSR3_OFFSET)) 400 #define MMDC_MADPSR4 ((MMDC_REGS_BASE + MMDC_MADPSR4_OFFSET)) 401 #define MMDC_MADPSR5 ((MMDC_REGS_BASE + MMDC_MADPSR5_OFFSET)) 402 #define MMDC_MASBS0 ((MMDC_REGS_BASE + MMDC_MASBS0_OFFSET)) 403 #define MMDC_MASBS1 ((MMDC_REGS_BASE + MMDC_MASBS1_OFFSET)) 404 #define MMDC_MAGENP ((MMDC_REGS_BASE + MMDC_MAGENP_OFFSET)) 405 406 #define MMDC_MPZQHWCTRL ((MMDC_REGS_BASE + MMDC_MPZQHWCTRL_OFFSET)) 407 #define MMDC_MPZQSWCTRL ((MMDC_REGS_BASE + MMDC_MPZQSWCTRL_OFFSET)) 408 #define MMDC_MPWLGCR ((MMDC_REGS_BASE + MMDC_MPWLGCR_OFFSET)) 409 #define MMDC_MPWLDECTRL0 ((MMDC_REGS_BASE + MMDC_MPWLDECTRL0_OFFSET)) 410 #define MMDC_MPWLDECTRL1 ((MMDC_REGS_BASE + MMDC_MPWLDECTRL1_OFFSET)) 411 #define MMDC_MPWLDLST ((MMDC_REGS_BASE + MMDC_MPWLDLST_OFFSET)) 412 #define MMDC_MPODTCTRL ((MMDC_REGS_BASE + MMDC_MPODTCTRL_OFFSET)) 413 #define MMDC_MPREDQBY0DL ((MMDC_REGS_BASE + MMDC_MPREDQBY0DL_OFFSET)) 414 #define MMDC_MPREDQBY1DL ((MMDC_REGS_BASE + MMDC_MPREDQBY1DL_OFFSET)) 415 #define MMDC_MPREDQBY2DL ((MMDC_REGS_BASE + MMDC_MPREDQBY2DL_OFFSET)) 416 #define MMDC_MPREDQBY3DL ((MMDC_REGS_BASE + MMDC_MPREDQBY3DL_OFFSET)) 417 #define MMDC_MPWRDQBY0DL ((MMDC_REGS_BASE + MMDC_MPWRDQBY0DL_OFFSET)) 418 #define MMDC_MPWRDQBY1DL ((MMDC_REGS_BASE + MMDC_MPWRDQBY1DL_OFFSET)) 419 #define MMDC_MPWRDQBY2DL ((MMDC_REGS_BASE + MMDC_MPWRDQBY2DL_OFFSET)) 420 #define MMDC_MPWRDQBY3DL ((MMDC_REGS_BASE + MMDC_MPWRDQBY3DL_OFFSET)) 421 #define MMDC_MPDGCTRL0 ((MMDC_REGS_BASE + MMDC_MPDGCTRL0_OFFSET)) 422 #define MMDC_MPDGCTRL1 ((MMDC_REGS_BASE + MMDC_MPDGCTRL1_OFFSET)) 423 #define MMDC_MPDGDLST ((MMDC_REGS_BASE + MMDC_MPDGDLST_OFFSET)) 424 #define MMDC_MPRDDLCTL ((MMDC_REGS_BASE + MMDC_MPRDDLCTL_OFFSET)) 425 #define MMDC_MPRDDLST ((MMDC_REGS_BASE + MMDC_MPRDDLST_OFFSET)) 426 #define MMDC_MPWRDLCTL ((MMDC_REGS_BASE + MMDC_MPWRDLCTL_OFFSET)) 427 #define MMDC_MPWRDLST ((MMDC_REGS_BASE + MMDC_MPWRDLST_OFFSET)) 428 #define MMDC_MPSDCTRL ((MMDC_REGS_BASE + MMDC_MPSDCTRL_OFFSET)) 429 #define MMDC_MPZQLP2CTL ((MMDC_REGS_BASE + MMDC_MPZQLP2CTL_OFFSET)) 430 #define MMDC_MPRDDLHWCTL ((MMDC_REGS_BASE + MMDC_MPRDDLHWCTL_OFFSET)) 431 #define MMDC_MPWRDLHWCTL ((MMDC_REGS_BASE + MMDC_MPWRDLHWCTL_OFFSET)) 432 #define MMDC_MPRDDLHWST0 ((MMDC_REGS_BASE + MMDC_MPRDDLHWST0_OFFSET)) 433 #define MMDC_MPRDDLHWST1 ((MMDC_REGS_BASE + MMDC_MPRDDLHWST1_OFFSET)) 434 #define MMDC_MPWRDLHWST0 ((MMDC_REGS_BASE + MMDC_MPWRDLHWST0_OFFSET)) 435 #define MMDC_MPWRDLHWST1 ((MMDC_REGS_BASE + MMDC_MPWRDLHWST1_OFFSET)) 436 #define MMDC_MPWLHWERR ((MMDC_REGS_BASE + MMDC_MPWLHWERR_OFFSET)) 437 #define MMDC_MPDGHWST0 ((MMDC_REGS_BASE + MMDC_MPDGHWST0_OFFSET)) 438 #define MMDC_MPDGHWST1 ((MMDC_REGS_BASE + MMDC_MPDGHWST1_OFFSET)) 439 #define MMDC_MPDGHWST2 ((MMDC_REGS_BASE + MMDC_MPDGHWST2_OFFSET)) 440 #define MMDC_MPDGHWST3 ((MMDC_REGS_BASE + MMDC_MPDGHWST3_OFFSET)) 441 #define MMDC_MPPDCMPR1 ((MMDC_REGS_BASE + MMDC_MPPDCMPR1_OFFSET)) 442 #define MMDC_MPPDCMPR2 ((MMDC_REGS_BASE + MMDC_MPPDCMPR2_OFFSET)) 443 #define MMDC_MPSWDAR ((MMDC_REGS_BASE + MMDC_MPSWDAR_OFFSET)) 444 #define MMDC_MPSWDRDR0 ((MMDC_REGS_BASE + MMDC_MPSWDRDR0_OFFSET)) 445 #define MMDC_MPSWDRDR1 ((MMDC_REGS_BASE + MMDC_MPSWDRDR1_OFFSET)) 446 #define MMDC_MPSWDRDR2 ((MMDC_REGS_BASE + MMDC_MPSWDRDR2_OFFSET)) 447 #define MMDC_MPSWDRDR3 ((MMDC_REGS_BASE + MMDC_MPSWDRDR3_OFFSET)) 448 #define MMDC_MPSWDRDR4 ((MMDC_REGS_BASE + MMDC_MPSWDRDR4_OFFSET)) 449 #define MMDC_MPSWDRDR5 ((MMDC_REGS_BASE + MMDC_MPSWDRDR5_OFFSET)) 450 #define MMDC_MPSWDRDR6 ((MMDC_REGS_BASE + MMDC_MPSWDRDR6_OFFSET)) 451 #define MMDC_MPSWDRDR7 ((MMDC_REGS_BASE + MMDC_MPSWDRDR7_OFFSET)) 452 #define MMDC_MPMUR ((MMDC_REGS_BASE + MMDC_MPMUR_OFFSET)) 453 #define MMDC_MPWRCADL ((MMDC_REGS_BASE + MMDC_MPWRCADL_OFFSET)) 454 #define MMDC_MPDCCR ((MMDC_REGS_BASE + MMDC_MPDCCR_OFFSET)) 455 #define MMDC_MPBC ((MMDC_REGS_BASE + MMDC_MPBC_OFFSET)) 456 #define MMDC_MPSWDRAR ((MMDC_REGS_BASE + MMDC_MPSWDRAR_OFFSET)) 457 458 /* MMDC registers bit defines */ 459 #define MMDC_MDCTL_SDE_0 (31) 460 #define MMDC_MDCTL_SDE_1 (30) 461 #define MMDC_MDCTL_ROW (24) 462 #define MMDC_MDCTL_COL (20) 463 #define MMDC_MDCTL_BL (19) 464 #define MMDC_MDCTL_DSIZ (16) 465 466 /* MDMISC */ 467 #define MMDC_MDMISC_CS0_RDY (31) 468 #define MMDC_MDMISC_CS1_RDY (30) 469 #define MMDC_MDMISC_CK1_DEL (22) 470 #define MMDC_MDMISC_CK1_GATING (21) 471 #define MMDC_MDMISC_CALIB_PER_CS (20) 472 #define MMDC_MDMISC_ADDR_MIRROR (19) 473 #define MMDC_MDMISC_LHD (18) 474 #define MMDC_MDMISC_WALAT (16) 475 #define MMDC_MDMISC_BI (12) 476 #define MMDC_MDMISC_LPDDR2_S (11) 477 #define MMDC_MDMISC_MIF3_MODE (9) 478 #define MMDC_MDMISC_RALAT (6) 479 #define MMDC_MDMISC_DDR_4_BANK (5) 480 #define MMDC_MDMISC_DDR_TYPE (3) 481 #define MMDC_MDMISC_RST (1) 482 483 /* MPWLGCR */ 484 #define MMDC_MPWLGCR_WL_HW_ERR (8) 485 486 /* MDSCR */ 487 #define MMDC_MDSCR_CMD_ADDR_MSB (24) 488 #define MMDC_MDSCR_MR_OP (24) 489 #define MMDC_MDSCR_CMD_ADDR_LSB (16) 490 #define MMDC_MDSCR_MR_ADDR (16) 491 #define MMDC_MDSCR_CON_REQ (15) 492 #define MMDC_MDSCR_CON_ACK (14) 493 #define MMDC_MDSCR_MRR_READ_DATA_VALID (10) 494 #define MMDC_MDSCR_WL_EN (9) 495 #define MMDC_MDSCR_CMD (4) 496 #define MMDC_MDSCR_CMD_CS (3) 497 #define MMDC_MDSCR_CMD_BA (0) 498 499 /* MPZQHWCTRL */ 500 #define MMDC_MPZQHWCTRL_ZQ_HW_FOR (16) 501 #define MMDC_MPZQHWCTRL_ZQ_MODE (0) 502 503 /* MPZQSWCTRL */ 504 #define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP (16) 505 #define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL (13) 506 #define MMDC_MPZQSWCTRL_ZQ_SW_PD (12) 507 #define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL (7) 508 #define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL (2) 509 #define MMDC_MPZQSWCTRL_ZQ_SW_RES (1) 510 #define MMDC_MPZQSWCTRL_ZQ_SW_FOR (0) 511 512 /* MPDGCTRL0 */ 513 #define MMDC_MPDGCTRL0_RST_RD_FIFO (31) 514 #define MMDC_MPDGCTRL0_DG_CMP_CYC (30) 515 #define MMDC_MPDGCTRL0_DG_DIS (29) 516 #define MMDC_MPDGCTRL0_HW_DG_EN (28) 517 #define MMDC_MPDGCTRL0_HW_DG_ERR (12) 518 519 /* MPRDDLHWCTL */ 520 #define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC (5) 521 #define MMDC_MPRDDLHWCTL_HW_RD_DL_EN (4) 522 #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR (0) 523 524 /* MPWRDLHWCTL */ 525 #define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC (5) 526 #define MMDC_MPWRDLHWCTL_HW_WR_DL_EN (4) 527 #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR (0) 528 529 /* MPSWDAR */ 530 #define MMDC_MPSWDAR_TEST_DUMMY_EN (6) 531 #define MMDC_MPSWDAR_SW_DUM_CMP3 (5) 532 #define MMDC_MPSWDAR_SW_DUM_CMP2 (4) 533 #define MMDC_MPSWDAR_SW_DUM_CMP1 (3) 534 #define MMDC_MPSWDAR_SW_DUM_CMP0 (2) 535 #define MMDC_MPSWDAR_SW_DUMMY_RD (1) 536 #define MMDC_MPSWDAR_SW_DUMMY_WR (0) 537 538 /* MADPCR0 */ 539 #define MMDC_MADPCR0_SBS (9) 540 #define MMDC_MADPCR0_SBS_EN (8) 541 542 /* MASBS1 */ 543 #define MMDC_MASBS1_SBS_VLD (0) 544 #define MMDC_MASBS1_SBS_TYPE (1) 545 546 /* MDREF */ 547 #define MMDC_MDREF_REF_CNT (16) 548 #define MMDC_MDREF_REF_SEL (14) 549 #define MMDC_MDREF_REFR (11) 550 #define MMDC_MDREF_START_REF (0) 551 552 /* MPWLGCR */ 553 #define MMDC_MPWLGCR_HW_WL_EN (0) 554 555 /* MPBC */ 556 #define MMDC_MPBC_BIST_DM_LP_EN (0) 557 #define MMDC_MPBC_BIST_CA0_LP_EN (1) 558 #define MMDC_MPBC_BIST_DQ0_LP_EN (3) 559 #define MMDC_MPBC_BIST_DQ1_LP_EN (4) 560 #define MMDC_MPBC_BIST_DQ2_LP_EN (5) 561 #define MMDC_MPBC_BIST_DQ3_LP_EN (6) 562 563 /* MPMUR */ 564 #define MMDC_MPMUR_FRC_MSR (11) 565 566 /* MPODTCTRL */ 567 #define MMDC_MPODTCTRL_ODT_RD_ACT_EN (3) 568 #define MMDC_MPODTCTRL_ODT_RD_PAS_EN (2) 569 #define MMDC_MPODTCTRL_ODT_WR_ACT_EN (1) 570 #define MMDC_MPODTCTRL_ODT_WR_PAS_EN (0) 571 572 /* MAPSR */ 573 #define MMDC_MAPSR_DVACK (25) 574 #define MMDC_MAPSR_LPACK (24) 575 #define MMDC_MAPSR_DVFS (21) 576 #define MMDC_MAPSR_LPMD (20) 577 578 /* MAARCR */ 579 #define MMDC_MAARCR_ARCR_EXC_ERR_EN (28) 580 581 /* MPZQLP2CTL */ 582 #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS (24) 583 #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL (16) 584 #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT (0) 585 586 /* MDCFG3LP */ 587 #define MMDC_MDCFG3LP_tRC_LP (16) 588 #define MMDC_MDCFG3LP_tRCD_LP (8) 589 #define MMDC_MDCFG3LP_tRPpb_LP (4) 590 #define MMDC_MDCFG3LP_tRPab_LP (0) 591 592 /* MDOR */ 593 #define MMDC_MDOR_tXPR (16) 594 #define MMDC_MDOR_SDE_to_RST (8) 595 #define MMDC_MDOR_RST_to_CKE (0) 596 597 /* MDCFG0 */ 598 #define MMDC_MDCFG0_tRFC (24) 599 #define MMDC_MDCFG0_tXS (16) 600 #define MMDC_MDCFG0_tXP (13) 601 #define MMDC_MDCFG0_tXPDLL (9) 602 #define MMDC_MDCFG0_tFAW (4) 603 #define MMDC_MDCFG0_tCL (0) 604 605 /* MDCFG1 */ 606 #define MMDC_MDCFG1_tRCD (29) 607 #define MMDC_MDCFG1_tRP (26) 608 #define MMDC_MDCFG1_tRC (21) 609 #define MMDC_MDCFG1_tRAS (16) 610 #define MMDC_MDCFG1_tRPA (15) 611 #define MMDC_MDCFG1_tWR (9) 612 #define MMDC_MDCFG1_tMRD (5) 613 #define MMDC_MDCFG1_tCWL (0) 614 615 /* MDCFG2 */ 616 #define MMDC_MDCFG2_tDLLK (16) 617 #define MMDC_MDCFG2_tRTP (6) 618 #define MMDC_MDCFG2_tWTR (3) 619 #define MMDC_MDCFG2_tRRD (0) 620 621 /* MDRWD */ 622 #define MMDC_MDRWD_tDAI (16) 623 #define MMDC_MDRWD_RTW_SAME (12) 624 #define MMDC_MDRWD_WTR_DIFF (9) 625 #define MMDC_MDRWD_WTW_DIFF (6) 626 #define MMDC_MDRWD_RTW_DIFF (3) 627 #define MMDC_MDRWD_RTR_DIFF (0) 628 629 /* MDPDC */ 630 #define MMDC_MDPDC_PRCT_1 (28) 631 #define MMDC_MDPDC_PRCT_0 (24) 632 #define MMDC_MDPDC_tCKE (16) 633 #define MMDC_MDPDC_PWDT_1 (12) 634 #define MMDC_MDPDC_PWDT_0 (8) 635 #define MMDC_MDPDC_SLOW_PD (7) 636 #define MMDC_MDPDC_BOTH_CS_PD (6) 637 #define MMDC_MDPDC_tCKSRX (3) 638 #define MMDC_MDPDC_tCKSRE (0) 639 640 /* MDASP */ 641 #define MMDC_MDASP_CS0_END (0) 642 643 /* MAEXIDR0 */ 644 #define MMDC_MAEXIDR0_EXC_ID_MONITOR1 (16) 645 #define MMDC_MAEXIDR0_EXC_ID_MONITOR0 (0) 646 647 /* MAEXIDR1 */ 648 #define MMDC_MAEXIDR1_EXC_ID_MONITOR3 (16) 649 #define MMDC_MAEXIDR1_EXC_ID_MONITOR2 (0) 650 651 /* MPWRDLCTL */ 652 #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3 (24) 653 #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2 (16) 654 #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1 (8) 655 #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0 (0) 656 657 /* MPRDDLCTL */ 658 #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3 (24) 659 #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2 (16) 660 #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1 (8) 661 #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0 (0) 662 663 /* MPWRDQBY0DL */ 664 #define MMDC_MPWRDQBY0DL_WR_DM0_DEL (30) 665 #define MMDC_MPWRDQBY0DL_WR_DQ7_DEL (28) 666 #define MMDC_MPWRDQBY0DL_WR_DQ6_DEL (24) 667 #define MMDC_MPWRDQBY0DL_WR_DQ5_DEL (20) 668 #define MMDC_MPWRDQBY0DL_WR_DQ4_DEL (16) 669 #define MMDC_MPWRDQBY0DL_WR_DQ3_DEL (12) 670 #define MMDC_MPWRDQBY0DL_WR_DQ2_DEL (8) 671 #define MMDC_MPWRDQBY0DL_WR_DQ1_DEL (4) 672 #define MMDC_MPWRDQBY0DL_WR_DQ0_DEL (0) 673 674 /* MPWRDQBY1DL */ 675 #define MMDC_MPWRDQBY1DL_WR_DM1_DEL (30) 676 #define MMDC_MPWRDQBY1DL_WR_DQ15_DEL (28) 677 #define MMDC_MPWRDQBY1DL_WR_DQ14_DEL (24) 678 #define MMDC_MPWRDQBY1DL_WR_DQ13_DEL (20) 679 #define MMDC_MPWRDQBY1DL_WR_DQ12_DEL (16) 680 #define MMDC_MPWRDQBY1DL_WR_DQ11_DEL (12) 681 #define MMDC_MPWRDQBY1DL_WR_DQ10_DEL (8) 682 #define MMDC_MPWRDQBY1DL_WR_DQ9_DEL (4) 683 #define MMDC_MPWRDQBY1DL_WR_DQ8_DEL (0) 684 685 /* MPWRDQBY2DL */ 686 #define MMDC_MPWRDQBY2DL_WR_DM2_DEL (30) 687 #define MMDC_MPWRDQBY2DL_WR_DQ23_DEL (28) 688 #define MMDC_MPWRDQBY2DL_WR_DQ22_DEL (24) 689 #define MMDC_MPWRDQBY2DL_WR_DQ21_DEL (20) 690 #define MMDC_MPWRDQBY2DL_WR_DQ20_DEL (16) 691 #define MMDC_MPWRDQBY2DL_WR_DQ19_DEL (12) 692 #define MMDC_MPWRDQBY2DL_WR_DQ18_DEL (8) 693 #define MMDC_MPWRDQBY2DL_WR_DQ17_DEL (4) 694 #define MMDC_MPWRDQBY2DL_WR_DQ16_DEL (0) 695 696 /* MPWRDQBY3DL */ 697 #define MMDC_MPWRDQBY3DL_WR_DM3_DEL (30) 698 #define MMDC_MPWRDQBY3DL_WR_DQ31_DEL (28) 699 #define MMDC_MPWRDQBY3DL_WR_DQ30_DEL (24) 700 #define MMDC_MPWRDQBY3DL_WR_DQ29_DEL (20) 701 #define MMDC_MPWRDQBY3DL_WR_DQ28_DEL (16) 702 #define MMDC_MPWRDQBY3DL_WR_DQ27_DEL (12) 703 #define MMDC_MPWRDQBY3DL_WR_DQ26_DEL (8) 704 #define MMDC_MPWRDQBY3DL_WR_DQ25_DEL (4) 705 #define MMDC_MPWRDQBY3DL_WR_DQ24_DEL (0) 706 707 /* Fields masks */ 708 #define MMDC_MDCTL_SDE_0_MASK ((0x1 << MMDC_MDCTL_SDE_0)) 709 #define MMDC_MDCTL_SDE_1_MASK ((0x1 << MMDC_MDCTL_SDE_1)) 710 #define MMDC_MDCTL_BL_MASK ((0x1 << MMDC_MDCTL_BL)) 711 #define MMDC_MDCTL_ROW_MASK ((0x7 << MMDC_MDCTL_ROW)) 712 #define MMDC_MDCTL_COL_MASK ((0x7 << MMDC_MDCTL_COL)) 713 #define MMDC_MDCTL_DSIZ_MASK ((0x3 << MMDC_MDCTL_DSIZ)) 714 715 /* MDMISC */ 716 #define MMDC_MDMISC_CS0_RDY_MASK ((0x1 << MMDC_MDMISC_CS0_RDY)) 717 #define MMDC_MDMISC_CS1_RDY_MASK ((0x1 << MMDC_MDMISC_CS1_RDY)) 718 #define MMDC_MDMISC_CK1_DEL_MASK ((0x3 << MMDC_MDMISC_CK1_DEL)) 719 #define MMDC_MDMISC_CK1_GATING_MASK ((0x1 << MMDC_MDMISC_CK1_GATING)) 720 #define MMDC_MDMISC_CALIB_PER_CS_MASK ((0x1 << MMDC_MDMISC_CALIB_PER_CS)) 721 #define MMDC_MDMISC_ADDR_MIRROR_MASK ((0x1 << MMDC_MDMISC_ADDR_MIRROR)) 722 #define MMDC_MDMISC_LHD_MASK ((0x1 << MMDC_MDMISC_LHD)) 723 #define MMDC_MDMISC_WALAT_MASK ((0x3 << MMDC_MDMISC_WALAT)) 724 #define MMDC_MDMISC_BI_MASK ((0x1 << MMDC_MDMISC_BI)) 725 #define MMDC_MDMISC_LPDDR2_S_MASK ((0x1 << MMDC_MDMISC_LPDDR2_S)) 726 #define MMDC_MDMISC_MIF3_MODE_MASK ((0x3 << MMDC_MDMISC_MIF3_MODE)) 727 #define MMDC_MDMISC_RALAT_MASK ((0x7 << MMDC_MDMISC_RALAT)) 728 #define MMDC_MDMISC_DDR_4_BANK_MASK ((0x1 << MMDC_MDMISC_DDR_4_BANK)) 729 #define MMDC_MDMISC_DDR_TYPE_MASK ((0x3 << MMDC_MDMISC_DDR_TYPE)) 730 #define MMDC_MDMISC_RST_MASK ((0x1 << MMDC_MDMISC_RST)) 731 732 /* MPWLGCR */ 733 #define MMDC_MPWLGCR_WL_HW_ERR_MASK ((0xf << MMDC_MPWLGCR_WL_HW_ERR)) 734 735 /* MDSCR */ 736 #define MMDC_MDSCR_CMD_ADDR_MSB_MASK ((0xff << MMDC_MDSCR_CMD_ADDR_MSB)) 737 #define MMDC_MDSCR_MR_OP_MASK ((0xff << MMDC_MDSCR_MR_OP)) 738 #define MMDC_MDSCR_CMD_ADDR_LSB_MASK ((0xff << MMDC_MDSCR_CMD_ADDR_LSB)) 739 #define MMDC_MDSCR_MR_ADDR_MASK ((0xff << MMDC_MDSCR_MR_ADDR)) 740 #define MMDC_MDSCR_CON_REQ_MASK ((0x1 << MMDC_MDSCR_CON_REQ)) 741 #define MMDC_MDSCR_CON_ACK_MASK ((0x1 << MMDC_MDSCR_CON_ACK)) 742 #define MMDC_MDSCR_MRR_READ_DATA_VALID_MASK ((0x1 << MMDC_MDSCR_MRR_READ_DATA_VALID)) 743 #define MMDC_MDSCR_WL_EN_MASK ((0x1 << MMDC_MDSCR_WL_EN)) 744 #define MMDC_MDSCR_CMD_MASK ((0x7 << MMDC_MDSCR_CMD)) 745 #define MMDC_MDSCR_CMD_CS_MASK ((0x1 << MMDC_MDSCR_CMD_CS)) 746 #define MMDC_MDSCR_CMD_BA_MASK ((0x7 << MMDC_MDSCR_CMD_BA)) 747 748 /* MPZQHWCTRL */ 749 #define MMDC_MPZQHWCTRL_ZQ_HW_FOR_MASK ((0x1 << MMDC_MPZQHWCTRL_ZQ_HW_FOR)) 750 #define MMDC_MPZQHWCTRL_ZQ_MODE_MASK ((0x3 << MMDC_MPZQHWCTRL_ZQ_MODE)) 751 752 /* MPZQSWCTRL */ 753 #define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP_MASK ((0x3 << MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP)) 754 #define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL_MASK ((0x1 << MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL)) 755 #define MMDC_MPZQSWCTRL_ZQ_SW_PD_MASK ((0x1 << MMDC_MPZQSWCTRL_ZQ_SW_PD)) 756 #define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL_MASK ((0x1f << MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL)) 757 #define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL_MASK ((0x1f << MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL)) 758 #define MMDC_MPZQSWCTRL_ZQ_SW_RES_MASK ((0x1 << MMDC_MPZQSWCTRL_ZQ_SW_RES)) 759 #define MMDC_MPZQSWCTRL_ZQ_SW_FOR_MASK ((0x1 << MMDC_MPZQSWCTRL_ZQ_SW_FOR)) 760 761 /* MPDGCTRL0 */ 762 #define MMDC_MPDGCTRL0_RST_RD_FIFO_MASK ((0x1 << MMDC_MPDGCTRL0_RST_RD_FIFO)) 763 #define MMDC_MPDGCTRL0_DG_CMP_CYC_MASK ((0x1 << MMDC_MPDGCTRL0_DG_CMP_CYC)) 764 #define MMDC_MPDGCTRL0_DG_DIS_MASK ((0x1 << MMDC_MPDGCTRL0_DG_DIS)) 765 #define MMDC_MPDGCTRL0_HW_DG_EN_MASK ((0x1 << MMDC_MPDGCTRL0_HW_DG_EN)) 766 #define MMDC_MPDGCTRL0_HW_DG_ERR_MASK ((0x1 << MMDC_MPDGCTRL0_HW_DG_ERR)) 767 768 /* MPRDDLHWCTL */ 769 #define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC_MASK ((0x1 << MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC)) 770 #define MMDC_MPRDDLHWCTL_HW_RD_DL_EN_MASK ((0x1 << MMDC_MPRDDLHWCTL_HW_RD_DL_EN)) 771 #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR_MASK ((0xf << MMDC_MPRDDLHWCTL_HW_RD_DL_ERR)) 772 773 /* MPWRDLHWCTL */ 774 #define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC_MASK ((0x1 << MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC)) 775 #define MMDC_MPWRDLHWCTL_HW_WR_DL_EN_MASK ((0x1 << MMDC_MPWRDLHWCTL_HW_WR_DL_EN)) 776 #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR_MASK ((0xf << MMDC_MPWRDLHWCTL_HW_WR_DL_ERR)) 777 778 /* MPSWDAR */ 779 #define MMDC_MPSWDAR_TEST_DUMMY_EN_MASK ((0x1 << MMDC_MPSWDAR_TEST_DUMMY_EN)) 780 #define MMDC_MPSWDAR_SW_DUM_CMP3_MASK ((0x1 << MMDC_MPSWDAR_SW_DUM_CMP3)) 781 #define MMDC_MPSWDAR_SW_DUM_CMP2_MASK ((0x1 << MMDC_MPSWDAR_SW_DUM_CMP2)) 782 #define MMDC_MPSWDAR_SW_DUM_CMP1_MASK ((0x1 << MMDC_MPSWDAR_SW_DUM_CMP1)) 783 #define MMDC_MPSWDAR_SW_DUM_CMP0_MASK ((0x1 << MMDC_MPSWDAR_SW_DUM_CMP0)) 784 #define MMDC_MPSWDAR_SW_DUMMY_RD_MASK ((0x1 << MMDC_MPSWDAR_SW_DUMMY_RD)) 785 #define MMDC_MPSWDAR_SW_DUMMY_WR_MASK ((0x1 << MMDC_MPSWDAR_SW_DUMMY_WR)) 786 787 /* MADPCR0 */ 788 #define MMDC_MADPCR0_SBS_MASK ((0x1 << MMDC_MADPCR0_SBS)) 789 #define MMDC_MADPCR0_SBS_EN_MASK ((0x1 << MMDC_MADPCR0_SBS_EN)) 790 791 /* MASBS1 */ 792 #define MMDC_MASBS1_SBS_VLD_MASK ((0x1 << MMDC_MASBS1_SBS_VLD)) 793 #define MMDC_MASBS1_SBS_TYPE_MASK ((0x1 << MMDC_MASBS1_SBS_TYPE)) 794 795 /* MDREF */ 796 #define MMDC_MDREF_REF_CNT_MASK ((0xffff << MMDC_MDREF_REF_CNT)) 797 #define MMDC_MDREF_REF_SEL_MASK ((0x3 << MMDC_MDREF_REF_SEL)) 798 #define MMDC_MDREF_REFR_MASK ((0x7 << MMDC_MDREF_REFR)) 799 #define MMDC_MDREF_START_REF_MASK ((0x1 << MMDC_MDREF_START_REF)) 800 801 /* MPWLGCR */ 802 #define MMDC_MPWLGCR_HW_WL_EN_MASK ((0x1 << MMDC_MPWLGCR_HW_WL_EN)) 803 804 /* MPBC */ 805 #define MMDC_MPBC_BIST_DM_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DM_LP_EN)) 806 #define MMDC_MPBC_BIST_CA0_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_CA0_LP_EN)) 807 #define MMDC_MPBC_BIST_DQ0_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DQ0_LP_EN)) 808 #define MMDC_MPBC_BIST_DQ1_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DQ1_LP_EN)) 809 #define MMDC_MPBC_BIST_DQ2_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DQ2_LP_EN)) 810 #define MMDC_MPBC_BIST_DQ3_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DQ3_LP_EN)) 811 #define MMDC_MPBC_BIST_DQ_LP_EN_MASK ((0xf << MMDC_MPBC_BIST_DQ0_LP_EN)) 812 813 /* MPMUR */ 814 #define MMDC_MPMUR_FRC_MSR_MASK ((0x1 << MMDC_MPMUR_FRC_MSR)) 815 816 /* MPODTCTRL */ 817 #define MMDC_MPODTCTRL_ODT_RD_ACT_EN_MASK ((0x1 << MMDC_MPODTCTRL_ODT_RD_ACT_EN)) 818 #define MMDC_MPODTCTRL_ODT_RD_PAS_EN_MASK ((0x1 << MMDC_MPODTCTRL_ODT_RD_PAS_EN)) 819 #define MMDC_MPODTCTRL_ODT_WR_ACT_EN_MASK ((0x1 << MMDC_MPODTCTRL_ODT_WR_ACT_EN)) 820 #define MMDC_MPODTCTRL_ODT_WR_PAS_EN_MASK ((0x1 << MMDC_MPODTCTRL_ODT_WR_PAS_EN)) 821 822 /* MAPSR */ 823 #define MMDC_MAPSR_DVACK_MASK ((0x1 << MMDC_MAPSR_DVACK)) 824 #define MMDC_MAPSR_LPACK_MASK ((0x1 << MMDC_MAPSR_LPACK)) 825 #define MMDC_MAPSR_DVFS_MASK ((0x1 << MMDC_MAPSR_DVFS)) 826 #define MMDC_MAPSR_LPMD_MASK ((0x1 << MMDC_MAPSR_LPMD)) 827 828 /* MAARCR */ 829 #define MMDC_MAARCR_ARCR_EXC_ERR_EN_MASK ((0x1 << MMDC_MAARCR_ARCR_EXC_ERR_EN)) 830 831 /* MPZQLP2CTL */ 832 #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS_MASK ((0x7f << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS)) 833 #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL_MASK ((0xff << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL)) 834 #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT_MASK ((0x1ff << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT)) 835 836 /* MDCFG3LP */ 837 #define MMDC_MDCFG3LP_tRC_LP_MASK ((0x3f << MMDC_MDCFG3LP_tRC_LP)) 838 #define MMDC_MDCFG3LP_tRCD_LP_MASK ((0xf << MMDC_MDCFG3LP_tRCD_LP)) 839 #define MMDC_MDCFG3LP_tRPpb_LP_MASK ((0xf << MMDC_MDCFG3LP_tRPpb_LP)) 840 #define MMDC_MDCFG3LP_tRPab_LP_MASK ((0xf << MMDC_MDCFG3LP_tRPab_LP)) 841 842 /* MDOR */ 843 #define MMDC_MDOR_tXPR_MASK ((0xff << MMDC_MDOR_tXPR)) 844 #define MMDC_MDOR_SDE_to_RST_MASK ((0x3f << MMDC_MDOR_SDE_to_RST)) 845 #define MMDC_MDOR_RST_to_CKE_MASK ((0x3f << MMDC_MDOR_RST_to_CKE)) 846 847 /* MDCFG0 */ 848 #define MMDC_MDCFG0_tRFC_MASK ((0xff << MMDC_MDCFG0_tRFC)) 849 #define MMDC_MDCFG0_tXS_MASK ((0xff << MMDC_MDCFG0_tXS)) 850 #define MMDC_MDCFG0_tXP_MASK ((0x7 << MMDC_MDCFG0_tXP)) 851 #define MMDC_MDCFG0_tXPDLL_MASK ((0xf << MMDC_MDCFG0_tXPDLL)) 852 #define MMDC_MDCFG0_tFAW_MASK ((0x1f << MMDC_MDCFG0_tFAW)) 853 #define MMDC_MDCFG0_tCL_MASK ((0xf << MMDC_MDCFG0_tCL)) 854 855 /* MDCFG1 */ 856 #define MMDC_MDCFG1_tRCD_MASK ((0x7 << MMDC_MDCFG1_tRCD)) 857 #define MMDC_MDCFG1_tRP_MASK ((0x7 << MMDC_MDCFG1_tRP)) 858 #define MMDC_MDCFG1_tRC_MASK ((0x1f << MMDC_MDCFG1_tRC)) 859 #define MMDC_MDCFG1_tRAS_MASK ((0x1f << MMDC_MDCFG1_tRAS)) 860 #define MMDC_MDCFG1_tRPA_MASK ((0x1 << MMDC_MDCFG1_tRPA)) 861 #define MMDC_MDCFG1_tWR_MASK ((0x7 << MMDC_MDCFG1_tWR)) 862 #define MMDC_MDCFG1_tMRD_MASK ((0xf << MMDC_MDCFG1_tMRD)) 863 #define MMDC_MDCFG1_tCWL_MASK ((0x7 << MMDC_MDCFG1_tCWL)) 864 865 /* MDCFG2 */ 866 #define MMDC_MDCFG2_tDLLK_MASK ((0x1ff << MMDC_MDCFG2_tDLLK)) 867 #define MMDC_MDCFG2_tRTP_MASK ((0x7 << MMDC_MDCFG2_tRTP)) 868 #define MMDC_MDCFG2_tWTR_MASK ((0x7 << MMDC_MDCFG2_tWTR)) 869 #define MMDC_MDCFG2_tRRD_MASK ((0x7 << MMDC_MDCFG2_tRRD)) 870 871 /* MDRWD */ 872 #define MMDC_MDRWD_tDAI_MASK ((0x1fff << MMDC_MDRWD_tDAI)) 873 #define MMDC_MDRWD_RTW_SAME_MASK ((0x7 << MMDC_MDRWD_RTW_SAME)) 874 #define MMDC_MDRWD_WTR_DIFF_MASK ((0x7 << MMDC_MDRWD_WTR_DIFF)) 875 #define MMDC_MDRWD_WTW_DIFF_MASK ((0x7 << MMDC_MDRWD_WTW_DIFF)) 876 #define MMDC_MDRWD_RTW_DIFF_MASK ((0x7 << MMDC_MDRWD_RTW_DIFF)) 877 #define MMDC_MDRWD_RTR_DIFF_MASK ((0x7 << MMDC_MDRWD_RTR_DIFF)) 878 879 /* MDPDC */ 880 #define MMDC_MDPDC_PRCT_1_MASK ((0x7 << MMDC_MDPDC_PRCT_1)) 881 #define MMDC_MDPDC_PRCT_0_MASK ((0x7 << MMDC_MDPDC_PRCT_0)) 882 #define MMDC_MDPDC_tCKE_MASK ((0x7 << MMDC_MDPDC_tCKE)) 883 #define MMDC_MDPDC_PWDT_1_MASK ((0xf << MMDC_MDPDC_PWDT_1)) 884 #define MMDC_MDPDC_PWDT_0_MASK ((0xf << MMDC_MDPDC_PWDT_0)) 885 #define MMDC_MDPDC_SLOW_PD_MASK ((0x1 << MMDC_MDPDC_SLOW_PD)) 886 #define MMDC_MDPDC_BOTH_CS_PD_MASK ((0x1 << MMDC_MDPDC_BOTH_CS_PD)) 887 #define MMDC_MDPDC_tCKSRX_MASK ((0x7 << MMDC_MDPDC_tCKSRX)) 888 #define MMDC_MDPDC_tCKSRE_MASK ((0x7 << MMDC_MDPDC_tCKSRE)) 889 890 /* MDASP */ 891 #define MMDC_MDASP_CS0_END_MASK ((0x7f << MMDC_MDASP_CS0_END)) 892 893 /* MAEXIDR0 */ 894 #define MMDC_MAEXIDR0_EXC_ID_MONITOR1_MASK ((0xffff << MMDC_MAEXIDR0_EXC_ID_MONITOR1)) 895 #define MMDC_MAEXIDR0_EXC_ID_MONITOR0_MASK ((0xffff << MMDC_MAEXIDR0_EXC_ID_MONITOR0)) 896 897 /* MAEXIDR1 */ 898 #define MMDC_MAEXIDR1_EXC_ID_MONITOR3_MASK ((0xffff << MMDC_MAEXIDR1_EXC_ID_MONITOR3)) 899 #define MMDC_MAEXIDR1_EXC_ID_MONITOR2_MASK ((0xffff << MMDC_MAEXIDR1_EXC_ID_MONITOR2)) 900 901 /* MPWRDLCTL */ 902 #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3_MASK ((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3)) 903 #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2_MASK ((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2)) 904 #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1_MASK ((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1)) 905 #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0_MASK ((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0)) 906 907 /* MPRDDLCTL */ 908 #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3_MASK ((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3)) 909 #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2_MASK ((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2)) 910 #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1_MASK ((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1)) 911 #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0_MASK ((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0)) 912 913 /* MPWRDQBY0DL */ 914 #define MMDC_MPWRDQBY0DL_WR_DM0_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DM0_DEL)) 915 #define MMDC_MPWRDQBY0DL_WR_DQ7_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ7_DEL)) 916 #define MMDC_MPWRDQBY0DL_WR_DQ6_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ6_DEL)) 917 #define MMDC_MPWRDQBY0DL_WR_DQ5_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ5_DEL)) 918 #define MMDC_MPWRDQBY0DL_WR_DQ4_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ4_DEL)) 919 #define MMDC_MPWRDQBY0DL_WR_DQ3_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ3_DEL)) 920 #define MMDC_MPWRDQBY0DL_WR_DQ2_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ2_DEL)) 921 #define MMDC_MPWRDQBY0DL_WR_DQ1_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ1_DEL)) 922 #define MMDC_MPWRDQBY0DL_WR_DQ0_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ0_DEL)) 923 924 /* MPWRDQBY1DL */ 925 #define MMDC_MPWRDQBY1DL_WR_DM1_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DM1_DEL)) 926 #define MMDC_MPWRDQBY1DL_WR_DQ15_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ15_DEL)) 927 #define MMDC_MPWRDQBY1DL_WR_DQ14_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ14_DEL)) 928 #define MMDC_MPWRDQBY1DL_WR_DQ13_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ13_DEL)) 929 #define MMDC_MPWRDQBY1DL_WR_DQ12_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ12_DEL)) 930 #define MMDC_MPWRDQBY1DL_WR_DQ11_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ11_DEL)) 931 #define MMDC_MPWRDQBY1DL_WR_DQ10_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ10_DEL)) 932 #define MMDC_MPWRDQBY1DL_WR_DQ9_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ9_DEL)) 933 #define MMDC_MPWRDQBY1DL_WR_DQ8_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ8_DEL)) 934 935 /* MPWRDQBY2DL */ 936 #define MMDC_MPWRDQBY2DL_WR_DM2_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DM2_DEL)) 937 #define MMDC_MPWRDQBY2DL_WR_DQ23_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ23_DEL)) 938 #define MMDC_MPWRDQBY2DL_WR_DQ22_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ22_DEL)) 939 #define MMDC_MPWRDQBY2DL_WR_DQ21_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ21_DEL)) 940 #define MMDC_MPWRDQBY2DL_WR_DQ20_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ20_DEL)) 941 #define MMDC_MPWRDQBY2DL_WR_DQ19_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ19_DEL)) 942 #define MMDC_MPWRDQBY2DL_WR_DQ18_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ18_DEL)) 943 #define MMDC_MPWRDQBY2DL_WR_DQ17_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ17_DEL)) 944 #define MMDC_MPWRDQBY2DL_WR_DQ16_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ16_DEL)) 945 946 /* MPWRDQBY3DL */ 947 #define MMDC_MPWRDQBY3DL_WR_DM3_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DM3_DEL)) 948 #define MMDC_MPWRDQBY3DL_WR_DQ31_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ31_DEL)) 949 #define MMDC_MPWRDQBY3DL_WR_DQ30_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ30_DEL)) 950 #define MMDC_MPWRDQBY3DL_WR_DQ29_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ29_DEL)) 951 #define MMDC_MPWRDQBY3DL_WR_DQ28_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ28_DEL)) 952 #define MMDC_MPWRDQBY3DL_WR_DQ27_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ27_DEL)) 953 #define MMDC_MPWRDQBY3DL_WR_DQ26_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ26_DEL)) 954 #define MMDC_MPWRDQBY3DL_WR_DQ25_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ25_DEL)) 955 #define MMDC_MPWRDQBY3DL_WR_DQ24_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ24_DEL)) 956 957 #define SNVS_LPCR_DPEN (0x20) 958 #define SNVS_LPCR_SRTC_ENV (0x1) 959 960 #define SRC_BASE_ADDR CMC1_RBASE 961 #define IRAM_BASE_ADDR OCRAM_0_BASE 962 #define IOMUXC_BASE_ADDR IOMUXC1_RBASE 963 964 #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 965 966 #include <asm/types.h> 967 968 struct fuse_word { 969 u32 fuse; 970 u32 rsvd[3]; 971 }; 972 973 struct ocotp_regs { 974 u32 ctrl; 975 u32 ctrl_set; 976 u32 ctrl_clr; 977 u32 ctrl_tog; 978 u32 pdn; 979 u32 rsvd0[3]; 980 u32 data; 981 u32 rsvd1[3]; 982 u32 read_ctrl; 983 u32 rsvd2[3]; 984 u32 read_fuse_data; 985 u32 rsvd3[3]; 986 u32 sw_sticky; 987 u32 rsvd4[3]; 988 u32 scs; 989 u32 scs_set; 990 u32 scs_clr; 991 u32 scs_tog; 992 u32 out_status; 993 u32 out_status_set; 994 u32 out_status_clr; 995 u32 out_status_tog; 996 u32 startword; 997 u32 rsvd5[3]; 998 u32 version; 999 u32 rsvd6[19]; 1000 struct fuse_word mem_repair[8]; 1001 u32 rsvd7[0xa8]; 1002 1003 /* fuse banks */ 1004 struct fuse_bank { 1005 u32 fuse_regs[0x20]; 1006 } bank[0]; 1007 }; 1008 1009 struct fuse_bank1_regs { 1010 u32 lock0; 1011 u32 rsvd0[3]; 1012 u32 lock1; 1013 u32 rsvd1[3]; 1014 u32 lock2; 1015 u32 rsvd2[3]; 1016 u32 cfg0; 1017 u32 rsvd3[3]; 1018 u32 cfg1; 1019 u32 rsvd4[3]; 1020 u32 cfg2; 1021 u32 rsvd5[3]; 1022 u32 cfg3; 1023 u32 rsvd6[3]; 1024 u32 cfg4; 1025 u32 rsvd7[3]; 1026 }; 1027 1028 struct fuse_bank2_regs { 1029 struct fuse_word boot[8]; 1030 }; 1031 1032 struct fuse_bank3_regs { 1033 u32 mem0; 1034 u32 rsvd0[3]; 1035 u32 mem1; 1036 u32 rsvd1[3]; 1037 u32 mem2; 1038 u32 rsvd2[3]; 1039 u32 mem3; 1040 u32 rsvd3[3]; 1041 u32 ana0; 1042 u32 rsvd4[3]; 1043 u32 ana1; 1044 u32 rsvd5[3]; 1045 u32 ana2; 1046 u32 rsvd6[3]; 1047 u32 ana3; 1048 u32 rsvd7[3]; 1049 }; 1050 1051 struct fuse_bank7_regs { 1052 u32 sjc_resp0; 1053 u32 rsvd0[3]; 1054 u32 sjc_resp1; 1055 u32 rsvd1[3]; 1056 u32 gp0; 1057 u32 rsvd2[3]; 1058 u32 gp1; 1059 u32 rsvd3[3]; 1060 u32 gp2; 1061 u32 rsvd4[3]; 1062 u32 gp3; 1063 u32 rsvd5[3]; 1064 u32 gp4; 1065 u32 rsvd6[3]; 1066 u32 gp5; 1067 u32 rsvd7[3]; 1068 }; 1069 1070 struct usbphy_regs { 1071 u32 usbphy_pwd; /* 0x000 */ 1072 u32 usbphy_pwd_set; /* 0x004 */ 1073 u32 usbphy_pwd_clr; /* 0x008 */ 1074 u32 usbphy_pwd_tog; /* 0x00c */ 1075 u32 usbphy_tx; /* 0x010 */ 1076 u32 usbphy_tx_set; /* 0x014 */ 1077 u32 usbphy_tx_clr; /* 0x018 */ 1078 u32 usbphy_tx_tog; /* 0x01c */ 1079 u32 usbphy_rx; /* 0x020 */ 1080 u32 usbphy_rx_set; /* 0x024 */ 1081 u32 usbphy_rx_clr; /* 0x028 */ 1082 u32 usbphy_rx_tog; /* 0x02c */ 1083 u32 usbphy_ctrl; /* 0x030 */ 1084 u32 usbphy_ctrl_set; /* 0x034 */ 1085 u32 usbphy_ctrl_clr; /* 0x038 */ 1086 u32 usbphy_ctrl_tog; /* 0x03c */ 1087 u32 usbphy_status; /* 0x040 */ 1088 u32 reserved0[3]; 1089 u32 usbphy_debug0; /* 0x050 */ 1090 u32 usbphy_debug0_set; /* 0x054 */ 1091 u32 usbphy_debug0_clr; /* 0x058 */ 1092 u32 usbphy_debug0_tog; /* 0x05c */ 1093 u32 reserved1[4]; 1094 u32 usbphy_debug1; /* 0x070 */ 1095 u32 usbphy_debug1_set; /* 0x074 */ 1096 u32 usbphy_debug1_clr; /* 0x078 */ 1097 u32 usbphy_debug1_tog; /* 0x07c */ 1098 u32 usbphy_version; /* 0x080 */ 1099 u32 reserved2[7]; 1100 u32 usb1_pll_480_ctrl; /* 0x0a0 */ 1101 u32 usb1_pll_480_ctrl_set; /* 0x0a4 */ 1102 u32 usb1_pll_480_ctrl_clr; /* 0x0a8 */ 1103 u32 usb1_pll_480_ctrl_tog; /* 0x0ac */ 1104 u32 reserved3[4]; 1105 u32 usb1_vbus_detect; /* 0xc0 */ 1106 u32 usb1_vbus_detect_set; /* 0xc4 */ 1107 u32 usb1_vbus_detect_clr; /* 0xc8 */ 1108 u32 usb1_vbus_detect_tog; /* 0xcc */ 1109 u32 usb1_vbus_det_stat; /* 0xd0 */ 1110 u32 reserved4[3]; 1111 u32 usb1_chrg_detect; /* 0xe0 */ 1112 u32 usb1_chrg_detect_set; /* 0xe4 */ 1113 u32 usb1_chrg_detect_clr; /* 0xe8 */ 1114 u32 usb1_chrg_detect_tog; /* 0xec */ 1115 u32 usb1_chrg_det_stat; /* 0xf0 */ 1116 u32 reserved5[3]; 1117 u32 usbphy_anactrl; /* 0x100 */ 1118 u32 usbphy_anactrl_set; /* 0x104 */ 1119 u32 usbphy_anactrl_clr; /* 0x108 */ 1120 u32 usbphy_anactrl_tog; /* 0x10c */ 1121 u32 usb1_loopback; /* 0x110 */ 1122 u32 usb1_loopback_set; /* 0x114 */ 1123 u32 usb1_loopback_clr; /* 0x118 */ 1124 u32 usb1_loopback_tog; /* 0x11c */ 1125 u32 usb1_loopback_hsfscnt; /* 0x120 */ 1126 u32 usb1_loopback_hsfscnt_set; /* 0x124 */ 1127 u32 usb1_loopback_hsfscnt_clr; /* 0x128 */ 1128 u32 usb1_loopback_hsfscnt_tog; /* 0x12c */ 1129 u32 usphy_trim_override_en; /* 0x130 */ 1130 u32 usphy_trim_override_en_set; /* 0x134 */ 1131 u32 usphy_trim_override_en_clr; /* 0x138 */ 1132 u32 usphy_trim_override_en_tog; /* 0x13c */ 1133 u32 usb1_pfda_ctrl1; /* 0x140 */ 1134 u32 usb1_pfda_ctrl1_set; /* 0x144 */ 1135 u32 usb1_pfda_ctrl1_clr; /* 0x148 */ 1136 u32 usb1_pfda_ctrl1_tog; /* 0x14c */ 1137 }; 1138 1139 struct bootrom_sw_info { 1140 u8 reserved_1; 1141 u8 boot_dev_instance; 1142 u8 boot_dev_type; 1143 u8 reserved_2; 1144 u32 core_freq; 1145 u32 axi_freq; 1146 u32 ddr_freq; 1147 u32 rom_tick_freq; 1148 u32 reserved_3[3]; 1149 }; 1150 1151 #define is_boot_from_usb(void) (!(readl(USB_PHY0_BASE_ADDR) & (1<<20))) 1152 #define disconnect_from_pc(void) writel(0x0, USBOTG0_RBASE + 0x140) 1153 1154 #endif 1155 1156 #endif /* _MX7ULP_REGS_H_*/ 1157