| /linux/arch/arm/boot/dts/st/ |
| A D | stm32mp13-pinctrl.dtsi | 76 <STM32_PINMUX('A', 2, AF11)>, /* ETH_MDIO */ 77 <STM32_PINMUX('G', 2, AF11)>; /* ETH_MDC */ 98 <STM32_PINMUX('G', 2, AF11)>; /* ETH_MDC */ 127 <STM32_PINMUX('A', 2, AF11)>, /* ETH_MDIO */ 128 <STM32_PINMUX('G', 2, AF11)>; /* ETH_MDC */ 166 <STM32_PINMUX('B', 6, AF11)>, /* ETH_MDIO */ 217 <STM32_PINMUX('B', 2, AF11)>, /* ETH_MDIO */ 332 <STM32_PINMUX('G', 4, AF11)>, /* LCD_VSYNC */ 333 <STM32_PINMUX('H', 9, AF11)>, /* LCD_DE */ 345 <STM32_PINMUX('A', 15, AF11)>, /* LCD_G7 */ [all …]
|
| A D | stm32mp15-pinctrl.dtsi | 229 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */ 282 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */ 335 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */ 387 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */ 480 <STM32_PINMUX('C', 1, AF11)>; /* ETH1_MDC */ 512 <STM32_PINMUX('C', 1, AF11)>, /* ETH1_MDC */ 513 <STM32_PINMUX('G', 13, AF11)>, /* ETH1_TXD0 */ 514 <STM32_PINMUX('G', 14, AF11)>; /* ETH1_TXD1 */ 527 <STM32_PINMUX('C', 4, AF11)>, /* ETH1_RXD0 */ 528 <STM32_PINMUX('C', 5, AF11)>; /* ETH1_RXD1 */ [all …]
|
| A D | stm32h7-pinctrl.dtsi | 59 pinmux = <STM32_PINMUX('G', 11, AF11)>, 60 <STM32_PINMUX('G', 13, AF11)>, 61 <STM32_PINMUX('G', 12, AF11)>, 62 <STM32_PINMUX('C', 4, AF11)>, 63 <STM32_PINMUX('C', 5, AF11)>, 64 <STM32_PINMUX('A', 7, AF11)>, 65 <STM32_PINMUX('C', 1, AF11)>, 66 <STM32_PINMUX('A', 2, AF11)>, 67 <STM32_PINMUX('A', 1, AF11)>; 146 <STM32_PINMUX('D', 6, AF11)>, /* SDMMC1_CK */ [all …]
|
| A D | stm32mp15x-mecio1-io.dtsi | 481 <STM32_PINMUX('B', 12, AF11)>, /* ETH_RGMII_TXD0 */ 482 <STM32_PINMUX('B', 13, AF11)>, /* ETH_RGMII_TXD1 */ 483 <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */ 484 <STM32_PINMUX('B', 8, AF11)>, /* ETH_RGMII_TXD3 */ 486 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */ 492 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */ 499 <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */ 500 <STM32_PINMUX('H', 6, AF11)>, /* ETH_RGMII_RXD2 */ 501 <STM32_PINMUX('H', 7, AF11)>, /* ETH_RGMII_RXD3 */ 502 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */ [all …]
|
| A D | stm32mp151c-mect1s.dts | 96 pinmux = <STM32_PINMUX('B', 12, AF11)>, /* ETH1_RMII_TXD0 */ 97 <STM32_PINMUX('B', 13, AF11)>, /* ETH1_RMII_TXD1 */ 98 <STM32_PINMUX('B', 11, AF11)>, /* ETH1_RMII_TX_EN */ 99 <STM32_PINMUX('A', 2, AF11)>, /* ETH1_MDIO */ 100 <STM32_PINMUX('C', 1, AF11)>; /* ETH1_MDC */ 104 pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH1_RMII_RXD0 */ 105 <STM32_PINMUX('C', 5, AF11)>, /* ETH1_RMII_RXD1 */ 106 <STM32_PINMUX('A', 1, AF11)>, /* ETH1_RMII_REF_CLK input */ 107 <STM32_PINMUX('A', 7, AF11)>; /* ETH1_RMII_CRS_DV */
|
| A D | stm32mp151a-prtt1l.dtsi | 73 pinmux = <STM32_PINMUX('B', 12, AF11)>, /* ETH1_RMII_TXD0 */ 74 <STM32_PINMUX('B', 13, AF11)>, /* ETH1_RMII_TXD1 */ 75 <STM32_PINMUX('B', 11, AF11)>; /* ETH1_RMII_TX_EN */ 79 pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH1_RMII_RXD0 */ 80 <STM32_PINMUX('C', 5, AF11)>, /* ETH1_RMII_RXD1 */ 81 <STM32_PINMUX('A', 1, AF11)>, /* ETH1_RMII_REF_CLK input */ 82 <STM32_PINMUX('A', 7, AF11)>; /* ETH1_RMII_CRS_DV */
|
| A D | stm32f4-pinctrl.dtsi | 236 <STM32_PINMUX('G', 14, AF11)>, /* ETH_MII_TXD1_ETH_RMII_TXD1 */ 237 <STM32_PINMUX('C', 2, AF11)>, /* ETH_MII_TXD2 */ 238 <STM32_PINMUX('B', 8, AF11)>, /* ETH_MII_TXD3 */ 239 <STM32_PINMUX('C', 3, AF11)>, /* ETH_MII_TX_CLK */ 240 <STM32_PINMUX('G', 11,AF11)>, /* ETH_MII_TX_EN_ETH_RMII_TX_EN */ 241 <STM32_PINMUX('A', 2, AF11)>, /* ETH_MDIO */ 242 <STM32_PINMUX('C', 1, AF11)>, /* ETH_MDC */ 245 <STM32_PINMUX('C', 4, AF11)>, /* ETH_MII_RXD0_ETH_RMII_RXD0 */ 246 <STM32_PINMUX('C', 5, AF11)>, /* ETH_MII_RXD1_ETH_RMII_RXD1 */ 247 <STM32_PINMUX('H', 6, AF11)>, /* ETH_MII_RXD2 */ [all …]
|
| A D | stm32f7-pinctrl.dtsi | 279 pinmux = <STM32_PINMUX('G', 9, AF11)>, /* SDMMC2 D0 */ 280 <STM32_PINMUX('G', 10, AF11)>, /* SDMMC2 D1 */ 283 <STM32_PINMUX('D', 6, AF11)>, /* SDMMC2 CLK */ 284 <STM32_PINMUX('D', 7, AF11)>; /* SDMMC2 CMD */ 292 pinmux = <STM32_PINMUX('G', 9, AF11)>, /* SDMMC2 D0 */ 293 <STM32_PINMUX('G', 10, AF11)>, /* SDMMC2 D1 */ 296 <STM32_PINMUX('D', 6, AF11)>; /* SDMMC2 CLK */ 383 pinmux = <STM32_PINMUX('A', 15, AF11)>; /* CAN3_TX */ 386 pinmux = <STM32_PINMUX('A', 8, AF11)>; /* CAN3_RX */ 393 pinmux = <STM32_PINMUX('B', 4, AF11)>; /* CAN3_TX */ [all …]
|
| /linux/include/dt-bindings/pinctrl/ |
| A D | stm32-pinfunc.h | 23 #define AF11 0xc macro
|
| /linux/arch/arm64/boot/dts/ti/ |
| A D | k3-am6528-iot2050-basic-common.dtsi | 27 AM65X_IOPAD(0x01e4, PIN_INPUT, 0) /* (AF11) UART0_RXD */
|
| A D | k3-am654-base-board.dts | 246 AM65X_IOPAD(0x01e4, PIN_INPUT, 0) /* (AF11) UART0_RXD */
|
| /linux/drivers/pinctrl/aspeed/ |
| A D | pinctrl-aspeed-g6.c | 1214 #define AF11 192 macro 1215 SIG_EXPR_LIST_DECL_SESG(AF11, SALT5, SALT5, SIG_DESC_SET(SCU438, 0)); 1216 SIG_EXPR_LIST_DECL_SESG(AF11, WDTRST1, WDTRST1, SIG_DESC_SET(SCU4D8, 0)); 1217 PIN_DECL_2(AF11, GPIOY0, SALT5, WDTRST1); 1218 FUNC_GROUP_DECL(SALT5, AF11); 1219 FUNC_GROUP_DECL(WDTRST1, AF11); 1739 ASPEED_PINCTRL_PIN(AF11), 2600 ASPEED_PULL_DOWN_PINCONF(AF11, SCU638, 0),
|
| /linux/Documentation/networking/ |
| A D | pktgen.rst | 225 pgset "tos XX" set former IPv4 TOS field (e.g. "tos 28" for AF11 no ECN, default 00)
|