Home
last modified time | relevance | path

Searched refs:CLKID_VCLK_DIV1 (Results 1 – 10 of 10) sorted by relevance

/linux/include/dt-bindings/clock/
A Daxg-clkc.h132 #define CLKID_VCLK_DIV1 122 macro
A Dgxbb-clkc.h193 #define CLKID_VCLK_DIV1 185 macro
A Damlogic,s4-peripherals-clkc.h49 #define CLKID_VCLK_DIV1 39 macro
A Dmeson8b-clkc.h147 #define CLKID_VCLK_DIV1 140 macro
A Dg12a-clkc.h159 #define CLKID_VCLK_DIV1 148 macro
/linux/drivers/clk/meson/
A Dmeson8b.c2917 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
3121 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
3336 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
A Dgxbb.c2910 [CLKID_VCLK_DIV1] = &gxbb_vclk_div1.hw,
3117 [CLKID_VCLK_DIV1] = &gxbb_vclk_div1.hw,
A Dg12a.c4521 [CLKID_VCLK_DIV1] = &g12a_vclk_div1.hw,
4748 [CLKID_VCLK_DIV1] = &g12a_vclk_div1.hw,
5016 [CLKID_VCLK_DIV1] = &g12a_vclk_div1.hw,
A Daxg.c2017 [CLKID_VCLK_DIV1] = &axg_vclk_div1.hw,
A Ds4-peripherals.c3338 [CLKID_VCLK_DIV1] = &s4_vclk_div1.hw,

Completed in 37 milliseconds