Home
last modified time | relevance | path

Searched refs:DP_RECEIVER_CAP_SIZE (Results 1 – 25 of 31) sorted by relevance

12

/linux/include/drm/display/
A Ddrm_dp_helper.h53 const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
56 const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
140 drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) in drm_dp_max_link_rate() argument
194 drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) in drm_dp_is_branch() argument
561 u8 dpcd[DP_RECEIVER_CAP_SIZE]);
574 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
597 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
601 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
615 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
620 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
[all …]
A Ddrm_dp_mst_helper.h724 u8 dpcd[DP_RECEIVER_CAP_SIZE];
841 enum drm_dp_mst_mode drm_dp_read_mst_cap(struct drm_dp_aux *aux, const u8 dpcd[DP_RECEIVER_CAP_SIZE
A Ddrm_dp.h1655 #define DP_RECEIVER_CAP_SIZE 0xf macro
/linux/drivers/gpu/drm/display/
A Ddrm_dp_helper.c326 if (offset < DP_RECEIVER_CAP_SIZE) { in __read_delay()
375 const u8 dpcd[DP_RECEIVER_CAP_SIZE]) in drm_dp_link_train_clock_recovery_delay() argument
399 const u8 dpcd[DP_RECEIVER_CAP_SIZE]) in drm_dp_link_train_channel_eq_delay() argument
920 u8 dpcd[DP_RECEIVER_CAP_SIZE]) in drm_dp_read_extended_dpcd_caps() argument
922 u8 dpcd_ext[DP_RECEIVER_CAP_SIZE]; in drm_dp_read_extended_dpcd_caps()
974 u8 dpcd[DP_RECEIVER_CAP_SIZE]) in drm_dp_read_dpcd_caps() argument
1008 const u8 dpcd[DP_RECEIVER_CAP_SIZE], in drm_dp_read_downstream_info() argument
1340 const u8 dpcd[DP_RECEIVER_CAP_SIZE], in drm_dp_downstream_mode() argument
1406 const u8 dpcd[DP_RECEIVER_CAP_SIZE], in drm_dp_downstream_debug() argument
1576 const u8 dpcd[DP_RECEIVER_CAP_SIZE], in drm_dp_read_sink_count_cap() argument
[all …]
/linux/drivers/gpu/drm/i915/display/
A Dintel_dp_link_training.h16 int intel_dp_read_dprx_caps(struct intel_dp *intel_dp, u8 dpcd[DP_RECEIVER_CAP_SIZE]);
A Dintel_dp_link_training.c73 const u8 dpcd[DP_RECEIVER_CAP_SIZE], in intel_dp_read_lttpr_phy_caps() argument
89 const u8 dpcd[DP_RECEIVER_CAP_SIZE]) in intel_dp_read_lttpr_common_caps() argument
143 static int intel_dp_init_lttpr_phys(struct intel_dp *intel_dp, const u8 dpcd[DP_RECEIVER_CAP_SIZE]) in intel_dp_init_lttpr_phys() argument
204 static int intel_dp_init_lttpr(struct intel_dp *intel_dp, const u8 dpcd[DP_RECEIVER_CAP_SIZE]) in intel_dp_init_lttpr() argument
217 int intel_dp_read_dprx_caps(struct intel_dp *intel_dp, u8 dpcd[DP_RECEIVER_CAP_SIZE]) in intel_dp_read_dprx_caps() argument
270 u8 dpcd[DP_RECEIVER_CAP_SIZE]; in intel_dp_init_lttpr_and_dprx_caps()
A Dintel_dp_tunnel.c302 u8 dpcd[DP_RECEIVER_CAP_SIZE]; in intel_dp_tunnel_resume()
A Dintel_dp_mst.c1639 u8 dpcd_caps[DP_RECEIVER_CAP_SIZE]; in intel_dp_mst_read_decompression_port_dsc_caps()
1655 u8 dpcd[DP_RECEIVER_CAP_SIZE]; in detect_dsc_hblank_expansion_quirk()
/linux/drivers/gpu/drm/rockchip/
A Dcdn-dp-core.h103 u8 dpcd[DP_RECEIVER_CAP_SIZE];
A Dcdn-dp-core.c370 DP_RECEIVER_CAP_SIZE); in cdn_dp_get_sink_capability()
/linux/drivers/gpu/drm/msm/dp/
A Ddp_panel.h38 u8 dpcd[DP_RECEIVER_CAP_SIZE];
/linux/drivers/gpu/drm/nouveau/
A Dnouveau_encoder.h84 u8 dpcd[DP_RECEIVER_CAP_SIZE];
/linux/drivers/gpu/drm/amd/amdgpu/
A Datombios_dp.c42 #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
495 u8 dpcd[DP_RECEIVER_CAP_SIZE];
753 memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE); in amdgpu_atombios_dp_link_train()
A Damdgpu_mode.h554 u8 dpcd[DP_RECEIVER_CAP_SIZE];
/linux/drivers/gpu/drm/nouveau/include/nvif/
A Doutp.h107 int nvif_outp_dp_train(struct nvif_outp *, u8 dpcd[DP_RECEIVER_CAP_SIZE],
A Dif0012.h243 __u8 dpcd[DP_RECEIVER_CAP_SIZE];
/linux/drivers/gpu/drm/nouveau/nvkm/engine/disp/
A Doutp.h48 u8 dpcd[DP_RECEIVER_CAP_SIZE];
/linux/drivers/gpu/drm/radeon/
A Datombios_dp.c37 #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
540 u8 dpcd[DP_RECEIVER_CAP_SIZE];
836 memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE); in radeon_dp_link_train()
A Dradeon_mode.h466 u8 dpcd[DP_RECEIVER_CAP_SIZE];
/linux/drivers/gpu/drm/bridge/analogix/
A Danalogix-anx6345.c63 u8 dpcd[DP_RECEIVER_CAP_SIZE];
134 &anx6345->dpcd, DP_RECEIVER_CAP_SIZE); in anx6345_dp_link_training()
A Danalogix-anx78xx.c83 u8 dpcd[DP_RECEIVER_CAP_SIZE];
647 &anx78xx->dpcd, DP_RECEIVER_CAP_SIZE); in anx78xx_dp_link_training()
/linux/drivers/gpu/drm/tegra/
A Ddp.c172 u8 dpcd[DP_RECEIVER_CAP_SIZE], value; in drm_dp_link_probe()
/linux/drivers/gpu/drm/nouveau/nvif/
A Doutp.c113 nvif_outp_dp_train(struct nvif_outp *outp, u8 dpcd[DP_RECEIVER_CAP_SIZE], u8 lttprs, in nvif_outp_dp_train() argument
/linux/drivers/gpu/drm/bridge/cadence/
A Dcdns-mhdp8546-core.c1401 u8 dpcd[DP_RECEIVER_CAP_SIZE]) in cdns_mhdp_fill_sink_caps() argument
1426 u8 dpcd[DP_RECEIVER_CAP_SIZE], amp[2]; in cdns_mhdp_link_up()
1442 err = drm_dp_dpcd_read(&mhdp->aux, addr, dpcd, DP_RECEIVER_CAP_SIZE); in cdns_mhdp_link_up()
/linux/drivers/gpu/drm/bridge/
A Dtc358767.c351 u8 dpcd[DP_RECEIVER_CAP_SIZE];
836 DP_RECEIVER_CAP_SIZE); in tc_get_display_props()

Completed in 70 milliseconds

12