Searched refs:GCC_VIDEO_AXI0_CLK_ARES (Results 1 – 16 of 16) sorted by relevance
| /linux/include/dt-bindings/clock/ |
| A D | qcom,gcc-sm8450.h | 233 #define GCC_VIDEO_AXI0_CLK_ARES 34 macro
|
| A D | qcom,sm8550-gcc.h | 217 #define GCC_VIDEO_AXI0_CLK_ARES 33 macro
|
| A D | qcom,sm8650-gcc.h | 240 #define GCC_VIDEO_AXI0_CLK_ARES 33 macro
|
| A D | qcom,gcc-sm8250.h | 255 #define GCC_VIDEO_AXI0_CLK_ARES 43 macro
|
| A D | qcom,gcc-sm8350.h | 249 #define GCC_VIDEO_AXI0_CLK_ARES 35 macro
|
| A D | qcom,sa8775p-gcc.h | 306 #define GCC_VIDEO_AXI0_CLK_ARES 44 macro
|
| A D | qcom,gcc-sc8280xp.h | 479 #define GCC_VIDEO_AXI0_CLK_ARES 77 macro
|
| /linux/Documentation/devicetree/bindings/media/ |
| A D | qcom,sm8250-venus.yaml | 132 resets = <&gcc GCC_VIDEO_AXI0_CLK_ARES>,
|
| /linux/drivers/clk/qcom/ |
| A D | gcc-sm8450.c | 3205 [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x42018, .bit = 2, .udelay = 1000 },
|
| A D | gcc-sm8550.c | 3279 [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x32018, .bit = 2, .udelay = 1000 },
|
| A D | gcc-sm8250.c | 3579 [GCC_VIDEO_AXI0_CLK_ARES] = { 0xb024, .bit = 2, .udelay = 150 },
|
| A D | gcc-sm8650.c | 3737 [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x32018, .bit = 2, .udelay = 1000 },
|
| A D | gcc-sm8350.c | 3746 [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x28010, .bit = 2, .udelay = 400 },
|
| A D | gcc-sa8775p.c | 4598 [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x34014, .bit = 2, .udelay = 400 },
|
| A D | gcc-sc8280xp.c | 7451 [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x28010, .bit = 2, .udelay = 400 },
|
| /linux/arch/arm64/boot/dts/qcom/ |
| A D | sm8250.dtsi | 4324 resets = <&gcc GCC_VIDEO_AXI0_CLK_ARES>,
|
Completed in 73 milliseconds