Home
last modified time | relevance | path

Searched refs:LE_SF (Results 1 – 9 of 9) sorted by relevance

/linux/drivers/gpu/drm/amd/display/dc/dio/dcn35/
A Ddcn35_dio_link_encoder.h45 LE_SF(DIG0_TMDS_CTL_BITS, TMDS_CTL0, mask_sh), \
46 LE_SF(DP0_DP_DPHY_CNTL, DPHY_BYPASS, mask_sh),\
53 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM1, mask_sh),\
54 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM2, mask_sh),\
55 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM3, mask_sh),\
56 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM4, mask_sh),\
57 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM5, mask_sh),\
58 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM6, mask_sh),\
59 LE_SF(DP0_DP_DPHY_SYM2, DPHY_SYM7, mask_sh),\
60 LE_SF(DP0_DP_DPHY_SYM2, DPHY_SYM8, mask_sh),\
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn401/
A Ddcn401_dio_link_encoder.h44 LE_SF(DIG0_TMDS_CTL_BITS, TMDS_CTL0, mask_sh), \
45 LE_SF(DP0_DP_DPHY_CNTL, DPHY_BYPASS, mask_sh),\
52 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM1, mask_sh),\
53 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM2, mask_sh),\
54 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM3, mask_sh),\
55 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM4, mask_sh),\
56 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM5, mask_sh),\
57 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM6, mask_sh),\
58 LE_SF(DP0_DP_DPHY_SYM2, DPHY_SYM7, mask_sh),\
59 LE_SF(DP0_DP_DPHY_SYM2, DPHY_SYM8, mask_sh),\
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn20/
A Ddcn20_link_encoder.h167 LE_SF(DCIO_SOFT_RESET, UNIPHYA_SOFT_RESET, mask_sh),\
168 LE_SF(DCIO_SOFT_RESET, UNIPHYB_SOFT_RESET, mask_sh),\
169 LE_SF(DCIO_SOFT_RESET, UNIPHYC_SOFT_RESET, mask_sh),\
170 LE_SF(DCIO_SOFT_RESET, UNIPHYD_SOFT_RESET, mask_sh),\
177 LE_SF(DP0_DP_DPHY_CNTL, DPHY_FEC_EN, mask_sh),\
180 LE_SF(DIG0_DIG_LANE_ENABLE, DIG_LANE0EN, mask_sh),\
181 LE_SF(DIG0_DIG_LANE_ENABLE, DIG_LANE1EN, mask_sh),\
182 LE_SF(DIG0_DIG_LANE_ENABLE, DIG_LANE2EN, mask_sh),\
183 LE_SF(DIG0_DIG_LANE_ENABLE, DIG_LANE3EN, mask_sh),\
184 LE_SF(DIG0_DIG_LANE_ENABLE, DIG_CLK_EN, mask_sh),\
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn31/
A Ddcn31_dio_link_encoder.h44 LE_SF(DP0_DP_DPHY_CNTL, DPHY_FEC_EN, mask_sh),\
45 LE_SF(DP0_DP_DPHY_CNTL, DPHY_FEC_READY_SHADOW, mask_sh),\
46 LE_SF(DP0_DP_DPHY_CNTL, DPHY_FEC_ACTIVE_STATUS, mask_sh),\
47 LE_SF(DIG0_TMDS_CTL_BITS, TMDS_CTL0, mask_sh), \
62 LE_SF(DIO_LINKA_CNTL, ENC_TYPE_SEL, mask_sh),\
63 LE_SF(DIO_LINKA_CNTL, HPO_DP_ENC_SEL, mask_sh),\
64 LE_SF(DIO_LINKA_CNTL, HPO_HDMI_ENC_SEL, mask_sh)
144 LE_SF(RDPCSTX0_RDPCSTX_CNTL, RDPCS_TX_FIFO_EN, mask_sh),\
169 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL0, RDPCS_PHY_RESET, mask_sh),\
181 LE_SF(RDPCSTX0_RDPCS_TX_CR_ADDR, RDPCS_TX_CR_ADDR, mask_sh),\
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dcn21/
A Ddcn21_link_encoder.h38 LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_TX_VBOOST_LVL, mask_sh),\
40 LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE0, RDPCS_PHY_RX_VREF_CTRL, mask_sh),\
43 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL15, RDPCS_PHY_SUP_PRE_HP, mask_sh),\
48 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DPALT_DP4, mask_sh),\
60 LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_DCO_FINETUNE, mask_sh),\
61 LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_DCO_RANGE, mask_sh),\
64 LE_SF(DCIO_SOFT_RESET, UNIPHYA_SOFT_RESET, mask_sh),\
65 LE_SF(DCIO_SOFT_RESET, UNIPHYB_SOFT_RESET, mask_sh),\
66 LE_SF(DCIO_SOFT_RESET, UNIPHYC_SOFT_RESET, mask_sh),\
67 LE_SF(DCIO_SOFT_RESET, UNIPHYD_SOFT_RESET, mask_sh),\
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dcn201/
A Ddcn201_link_encoder.h38 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL2, RDPCS_PHY_DPALT_DISABLE, mask_sh),\
39 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL2, RDPCS_PHY_DPALT_DP4, mask_sh),\
40 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL5, RDPCS_PHY_DP_TX0_PSTATE, mask_sh),\
41 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL5, RDPCS_PHY_DP_TX1_PSTATE, mask_sh),\
42 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL5, RDPCS_PHY_DP_TX0_MPLL_EN, mask_sh),\
43 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL5, RDPCS_PHY_DP_TX1_MPLL_EN, mask_sh),\
44 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DP_TX2_WIDTH, mask_sh),\
45 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DP_TX2_RATE, mask_sh),\
46 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DP_TX3_WIDTH, mask_sh),\
47 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DP_TX3_RATE, mask_sh),\
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn10/
A Ddcn10_link_encoder.h174 #define LE_SF(reg_name, field_name, post_fix)\ macro
180 LE_SF(DIG0_DIG_BE_CNTL, DIG_MODE, mask_sh),\
191 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM1, mask_sh),\
192 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM2, mask_sh),\
193 LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM3, mask_sh),\
194 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM4, mask_sh),\
195 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM5, mask_sh),\
196 LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM6, mask_sh),\
197 LE_SF(DP0_DP_DPHY_SYM2, DPHY_SYM7, mask_sh),\
198 LE_SF(DP0_DP_DPHY_SYM2, DPHY_SYM8, mask_sh),\
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn301/
A Ddcn301_dio_link_encoder.h60 LE_SF(DIG0_TMDS_DCBALANCER_CONTROL, TMDS_SYNC_DCBAL_EN, mask_sh)
64 LE_SF(DPCSTX0_DPCSTX_TX_CNTL, DPCS_TX_HDMI_FRL_MODE, mask_sh),\
65 LE_SF(DPCSTX0_DPCSTX_TX_CNTL, DPCS_TX_DATA_SWAP_10_BIT, mask_sh),\
66 LE_SF(DPCSTX0_DPCSTX_TX_CNTL, DPCS_TX_DATA_ORDER_INVERT_18_BIT, mask_sh),\
67 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL0, RDPCS_PHY_TX_VBOOST_LVL, mask_sh),\
68 LE_SF(RDPCSTX0_RDPCSTX_CLOCK_CNTL, RDPCS_TX_CLK_EN, mask_sh)
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn30/
A Ddcn30_dio_link_encoder.h59 LE_SF(DIG0_TMDS_DCBALANCER_CONTROL, TMDS_SYNC_DCBAL_EN, mask_sh)
63 LE_SF(DPCSTX0_DPCSTX_TX_CNTL, DPCS_TX_DATA_ORDER_INVERT_18_BIT, mask_sh),\
64 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL0, RDPCS_PHY_TX_VBOOST_LVL, mask_sh),\
65 LE_SF(RDPCSTX0_RDPCSTX_CLOCK_CNTL, RDPCS_TX_CLK_EN, mask_sh),\
66 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DPALT_DP4, mask_sh),\
67 LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DPALT_DISABLE, mask_sh)

Completed in 24 milliseconds