Home
last modified time | relevance | path

Searched refs:PIPE_A (Results 1 – 25 of 45) sorted by relevance

12

/linux/drivers/gpu/drm/i915/
A Dintel_gvt_mmio_table.c195 MMIO_D(SPRCTL(PIPE_A)); in iterate_generic_mmio()
196 MMIO_D(SPRLINOFF(PIPE_A)); in iterate_generic_mmio()
197 MMIO_D(SPRSTRIDE(PIPE_A)); in iterate_generic_mmio()
198 MMIO_D(SPRPOS(PIPE_A)); in iterate_generic_mmio()
199 MMIO_D(SPRSIZE(PIPE_A)); in iterate_generic_mmio()
200 MMIO_D(SPRKEYVAL(PIPE_A)); in iterate_generic_mmio()
201 MMIO_D(SPRKEYMSK(PIPE_A)); in iterate_generic_mmio()
202 MMIO_D(SPRSURF(PIPE_A)); in iterate_generic_mmio()
203 MMIO_D(SPRKEYMAX(PIPE_A)); in iterate_generic_mmio()
205 MMIO_D(SPRSCALE(PIPE_A)); in iterate_generic_mmio()
[all …]
A Dintel_clock_gating.c317 intel_uncore_rmw(&i915->uncore, TRANS_CHICKEN1(PIPE_A), in lpt_init_clock_gating()
425 intel_uncore_rmw(&i915->uncore, CHICKEN_PIPESL_1(PIPE_A), 0, HSW_FBCQ_DIS); in bdw_init_clock_gating()
472 intel_uncore_rmw(&i915->uncore, CHICKEN_PIPESL_1(PIPE_A), 0, HSW_FBCQ_DIS); in hsw_init_clock_gating()
A Di915_irq.c903 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); in i8xx_irq_postinstall()
1085 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); in i915_irq_postinstall()
1210 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); in i965_irq_postinstall()
1211 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); in i965_irq_postinstall()
/linux/drivers/gpu/drm/i915/display/
A Dintel_pch_display.c25 (HAS_PCH_LPT_H(i915) && pch_transcoder == PIPE_A); in intel_has_pch_trancoder()
33 return PIPE_A; in intel_crtc_pch_transcoder()
120 (val & SDVO_PIPE_SEL_MASK) == SDVO_PIPE_SEL(PIPE_A)) in ibx_sanitize_pch_hdmi_port()
128 val |= SDVO_PIPE_SEL(PIPE_A); in ibx_sanitize_pch_hdmi_port()
139 (val & DP_PIPE_SEL_MASK) == DP_PIPE_SEL(PIPE_A)) in ibx_sanitize_pch_dp_port()
147 val |= DP_PIPE_SEL(PIPE_A); in ibx_sanitize_pch_dp_port()
550 assert_fdi_rx_enabled(dev_priv, PIPE_A); in lpt_enable_pch_transcoder()
552 val = intel_de_read(dev_priv, TRANS_CHICKEN2(PIPE_A)); in lpt_enable_pch_transcoder()
594 assert_pch_transcoder_disabled(dev_priv, PIPE_A); in lpt_pch_enable()
599 ilk_pch_transcoder_set_timings(crtc_state, PIPE_A); in lpt_pch_enable()
[all …]
A Dintel_fdi.c220 case PIPE_A: in ilk_check_fdi_lanes()
447 case PIPE_A: in ivb_update_fdi_bc_bifurcation()
899 intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), in hsw_fdi_link_train()
910 intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A)); in hsw_fdi_link_train()
949 intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A)); in hsw_fdi_link_train()
955 intel_de_rmw(dev_priv, FDI_RX_MISC(PIPE_A), in hsw_fdi_link_train()
957 intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A)); in hsw_fdi_link_train()
980 intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A)); in hsw_fdi_link_train()
992 intel_de_rmw(dev_priv, FDI_RX_MISC(PIPE_A), in hsw_fdi_link_train()
995 intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A)); in hsw_fdi_link_train()
[all …]
A Dintel_display_device.c147 [PIPE_A] = CURSOR_A_OFFSET, \
152 [PIPE_A] = CURSOR_A_OFFSET, \
158 [PIPE_A] = CURSOR_A_OFFSET, \
165 [PIPE_A] = CURSOR_A_OFFSET, \
172 [PIPE_A] = CURSOR_A_OFFSET, \
231 .__runtime_defaults.pipe_mask = BIT(PIPE_A), \
897 BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D), \
1057 BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D)
1556 display_runtime->num_scalers[PIPE_A] = 2; in __intel_display_device_info_runtime_init()
1580 display_runtime->num_sprites[PIPE_A] = 2; in __intel_display_device_info_runtime_init()
[all …]
A Dskl_watermark.c863 [PIPE_A] = BIT(DBUF_S1),
875 [PIPE_A] = BIT(DBUF_S1),
888 [PIPE_A] = BIT(DBUF_S1),
902 [PIPE_A] = BIT(DBUF_S1),
938 [PIPE_A] = BIT(DBUF_S2),
951 [PIPE_A] = BIT(DBUF_S1),
965 [PIPE_A] = BIT(DBUF_S1),
979 [PIPE_A] = BIT(DBUF_S1),
993 [PIPE_A] = BIT(DBUF_S1),
1008 [PIPE_A] = BIT(DBUF_S1),
[all …]
A Dintel_display_limits.h17 PIPE_A = 0, enumerator
34 TRANSCODER_A = PIPE_A,
A Dg4x_hdmi.c410 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false); in intel_disable_hdmi()
411 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); in intel_disable_hdmi()
414 temp |= SDVO_ENABLE | SDVO_PIPE_SEL(PIPE_A); in intel_disable_hdmi()
428 intel_wait_for_vblank_if_active(dev_priv, PIPE_A); in intel_disable_hdmi()
429 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true); in intel_disable_hdmi()
430 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); in intel_disable_hdmi()
771 intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B); in g4x_hdmi_init()
A Dintel_display_reg_defs.h40 DISPLAY_INFO(display)->pipe_offsets[PIPE_A] + \
46 DISPLAY_INFO(display)->cursor_offsets[PIPE_A] + \
A Dintel_cursor.c304 intel_de_write_fw(dev_priv, CURCNTR(dev_priv, PIPE_A), 0); in i845_cursor_update_arm()
305 intel_de_write_fw(dev_priv, CURBASE(dev_priv, PIPE_A), base); in i845_cursor_update_arm()
306 intel_de_write_fw(dev_priv, CURSIZE(dev_priv, PIPE_A), size); in i845_cursor_update_arm()
307 intel_de_write_fw(dev_priv, CURPOS(dev_priv, PIPE_A), pos); in i845_cursor_update_arm()
308 intel_de_write_fw(dev_priv, CURCNTR(dev_priv, PIPE_A), cntl); in i845_cursor_update_arm()
314 intel_de_write_fw(dev_priv, CURPOS(dev_priv, PIPE_A), pos); in i845_cursor_update_arm()
332 power_domain = POWER_DOMAIN_PIPE(PIPE_A); in i845_cursor_get_hw_state()
337 ret = intel_de_read(dev_priv, CURCNTR(dev_priv, PIPE_A)) & CURSOR_ENABLE; in i845_cursor_get_hw_state()
339 *pipe = PIPE_A; in i845_cursor_get_hw_state()
A Di9xx_wm.c270 case PIPE_A: in vlv_get_fifo_size()
727 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA)); in g4x_write_wm_values()
733 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) | in g4x_write_wm_values()
734 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA)); in g4x_write_wm_values()
777 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA)); in vlv_write_wm_values()
780 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) | in vlv_write_wm_values()
1791 case PIPE_A: in vlv_atomic_update_fifo()
3225 if (dirty & WM_DIRTY_PIPE(PIPE_A)) in ilk_write_wm_values()
3531 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA); in g4x_read_wm_values()
3538 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA); in g4x_read_wm_values()
[all …]
A Dg4x_dp.c274 *pipe = PIPE_A; in cpt_dp_port_selected()
459 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false); in intel_dp_link_down()
460 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); in intel_dp_link_down()
464 intel_dp->DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) | in intel_dp_link_down()
473 intel_wait_for_vblank_if_active(dev_priv, PIPE_A); in intel_dp_link_down()
474 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true); in intel_dp_link_down()
475 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); in intel_dp_link_down()
1402 intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B); in g4x_dp_init()
A Dintel_crt.c248 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); in hsw_disable_crt()
277 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); in hsw_post_disable_crt()
289 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); in hsw_pre_pll_enable_crt()
334 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); in hsw_enable_crt()
1069 crt->base.pipe_mask = BIT(PIPE_A); in intel_crt_init()
1135 FDI_RX_CTL(PIPE_A)) & fdi_config; in intel_crt_init()
A Dintel_display_trace.h47 __entry->frame[PIPE_A], __entry->scanline[PIPE_A],
76 __entry->frame[PIPE_A], __entry->scanline[PIPE_A],
206 __entry->frame[PIPE_A], __entry->scanline[PIPE_A],
A Dintel_pipe_crc.c175 case PIPE_A: in vlv_pipe_crc_ctl_reg()
236 case PIPE_A: in vlv_undo_pipe_scramble_reset()
310 pipe_config->hw.active && crtc->pipe == PIPE_A && in intel_crtc_crc_setup_workarounds()
A Dintel_dmc_regs.h22 #define PIPEDMC_ENABLE_MTL(pipe) REG_BIT(((pipe) - PIPE_A) * 4)
A Dintel_display_power_well.c1051 if ((intel_de_read(dev_priv, TRANSCONF(dev_priv, PIPE_A)) & TRANSCONF_ENABLE) == 0) in i830_pipes_power_well_enable()
1052 i830_enable_pipe(dev_priv, PIPE_A); in i830_pipes_power_well_enable()
1061 i830_disable_pipe(dev_priv, PIPE_A); in i830_pipes_power_well_disable()
1067 return intel_de_read(dev_priv, TRANSCONF(dev_priv, PIPE_A)) & TRANSCONF_ENABLE && in i830_pipes_power_well_enabled()
1207 if (pipe != PIPE_A) in vlv_display_power_well_init()
1492 assert_pll_disabled(dev_priv, PIPE_A); in chv_dpio_cmn_power_well_disable()
1647 enum pipe pipe = PIPE_A; in chv_pipe_power_well_enabled()
1678 enum pipe pipe = PIPE_A; in chv_set_pipe_power_well()
A Dintel_fifo_underrun.c139 u32 bit = (pipe == PIPE_A) ? in ilk_set_fifo_underrun_reporting()
227 u32 bit = (pch_transcoder == PIPE_A) ? in ibx_set_fifo_underrun_reporting()
A Dintel_dpll.c398 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A) in i9xx_dpll_get_hw_state()
1431 if (crtc->pipe != PIPE_A) in vlv_dpll()
1457 if (crtc->pipe != PIPE_A) in chv_dpll()
1964 if (pipe == PIPE_A) in vlv_prepare_pll()
1972 if (pipe == PIPE_A) in vlv_prepare_pll()
2175 if (pipe != PIPE_A) { in chv_enable_pll()
2249 if (pipe != PIPE_A) in vlv_disable_pll()
2267 if (pipe != PIPE_A) in chv_disable_pll()
A Dintel_display_irq.c295 i915_enable_pipestat(dev_priv, PIPE_A, in i915_enable_asle_pipestat()
446 case PIPE_A: in i9xx_pipestat_irq_ack()
622 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); in ibx_irq_handler()
1001 pipe = PIPE_A; in gen11_dsi_te_interrupt_handler()
1474 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); in vlv_display_irq_postinstall()
A Dintel_pps.c41 case PIPE_A: in pps_name()
172 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B); in vlv_find_free_pps()
229 pipe = PIPE_A; in vlv_power_sequencer_pipe()
300 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) { in vlv_initial_pps_pipe()
1159 if (drm_WARN_ON(display->drm, pipe != PIPE_A && pipe != PIPE_B)) in vlv_detach_power_sequencer()
/linux/drivers/gpu/drm/i915/gvt/
A Dhandlers.c699 vgpu->id, pipe_name(PIPE_A), new_rate); in vgpu_update_refresh_rate()
2283 MMIO_DH(REG_50080(PIPE_A, PLANE_PRIMARY), D_ALL, NULL, in init_generic_mmio_info()
2292 MMIO_DH(REG_50080(PIPE_A, PLANE_SPRITE0), D_ALL, NULL, in init_generic_mmio_info()
2470 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL, in init_bdw_mmio_info()
2472 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL, in init_bdw_mmio_info()
2474 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL, in init_bdw_mmio_info()
2635 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL); in init_skl_mmio_info()
2636 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL); in init_skl_mmio_info()
2637 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL); in init_skl_mmio_info()
2650 MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL_PLUS, NULL, NULL); in init_skl_mmio_info()
[all …]
A Dreg.h68 (((p) == PIPE_A) ? (((q) == PLANE_PRIMARY) ? (_MMIO(0x50080)) : \
78 (((reg) == 0x50080 || (reg) == 0x50090) ? (PIPE_A) : \
A Ddisplay.c54 pipe = PIPE_A; in get_edp_pipe()
83 pipe < PIPE_A || pipe >= I915_MAX_PIPES)) in pipe_is_enabled()
634 [PIPE_A] = PIPE_A_VBLANK, in emulate_vblank_on_pipe()
640 if (pipe < PIPE_A || pipe > PIPE_C) in emulate_vblank_on_pipe()

Completed in 84 milliseconds

12