| /linux/drivers/gpu/drm/amd/amdgpu/ |
| A D | nbio_v6_1.c | 169 def = data = RREG32_PCIE(smnCPM_CONTROL); in nbio_v6_1_update_medium_grain_clock_gating() 197 def = data = RREG32_PCIE(smnPCIE_CNTL2); in nbio_v6_1_update_medium_grain_light_sleep() 218 data = RREG32_PCIE(smnCPM_CONTROL); in nbio_v6_1_get_clockgating_state() 223 data = RREG32_PCIE(smnPCIE_CNTL2); in nbio_v6_1_get_clockgating_state() 274 def = data = RREG32_PCIE(smnPCIE_CI_CNTL); in nbio_v6_1_init_registers() 310 def = data = RREG32_PCIE(smnPCIE_LC_CNTL); in nbio_v6_1_program_aspm() 317 def = data = RREG32_PCIE(smnPCIE_LC_CNTL7); in nbio_v6_1_program_aspm() 327 def = data = RREG32_PCIE(smnPCIE_LC_CNTL3); in nbio_v6_1_program_aspm() 357 def = data = RREG32_PCIE(smnPCIE_LC_CNTL6); in nbio_v6_1_program_aspm() 379 def = data = RREG32_PCIE(smnPCIE_LC_CNTL); in nbio_v6_1_program_aspm() [all …]
|
| A D | nbio_v2_3.c | 237 def = data = RREG32_PCIE(smnCPM_CONTROL); in nbio_v2_3_update_medium_grain_clock_gating() 266 def = data = RREG32_PCIE(smnPCIE_CNTL2); in nbio_v2_3_update_medium_grain_light_sleep() 287 data = RREG32_PCIE(smnCPM_CONTROL); in nbio_v2_3_get_clockgating_state() 292 data = RREG32_PCIE(smnPCIE_CNTL2); in nbio_v2_3_get_clockgating_state() 353 def = data = RREG32_PCIE(smnPCIE_LC_CNTL); in nbio_v2_3_enable_aspm() 409 def = data = RREG32_PCIE(smnPCIE_LC_CNTL); in nbio_v2_3_program_aspm() 416 def = data = RREG32_PCIE(smnPCIE_LC_CNTL7); in nbio_v2_3_program_aspm() 426 def = data = RREG32_PCIE(smnPCIE_LC_CNTL3); in nbio_v2_3_program_aspm() 456 def = data = RREG32_PCIE(smnPCIE_LC_CNTL6); in nbio_v2_3_program_aspm() 478 def = data = RREG32_PCIE(smnPCIE_LC_CNTL); in nbio_v2_3_program_aspm() [all …]
|
| A D | nbio_v7_4.c | 260 def = data = RREG32_PCIE(smnPCIE_CNTL2); in nbio_v7_4_update_medium_grain_light_sleep() 281 data = RREG32_PCIE(smnCPM_CONTROL); in nbio_v7_4_get_clockgating_state() 286 data = RREG32_PCIE(smnPCIE_CNTL2); in nbio_v7_4_get_clockgating_state() 684 def = data = RREG32_PCIE(smnRCC_BIF_STRAP2); in nbio_v7_4_program_ltr() 709 def = data = RREG32_PCIE(smnPCIE_LC_CNTL); in nbio_v7_4_program_aspm() 716 def = data = RREG32_PCIE(smnPCIE_LC_CNTL7); in nbio_v7_4_program_aspm() 726 def = data = RREG32_PCIE(smnPCIE_LC_CNTL3); in nbio_v7_4_program_aspm() 731 def = data = RREG32_PCIE(smnRCC_BIF_STRAP3); in nbio_v7_4_program_aspm() 756 def = data = RREG32_PCIE(smnPCIE_LC_CNTL6); in nbio_v7_4_program_aspm() 778 def = data = RREG32_PCIE(smnPCIE_LC_CNTL); in nbio_v7_4_program_aspm() [all …]
|
| A D | umc_v6_1.c | 50 rsmu_umc_val = RREG32_PCIE(rsmu_umc_addr * 4); in umc_v6_1_enable_umc_index_mode() 65 rsmu_umc_val = RREG32_PCIE(rsmu_umc_addr * 4); in umc_v6_1_disable_umc_index_mode() 80 rsmu_umc_val = RREG32_PCIE(rsmu_umc_addr * 4); in umc_v6_1_get_umc_index_mode_state() 119 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + in umc_v6_1_clear_error_count_per_channel() 132 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + in umc_v6_1_clear_error_count_per_channel() 197 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + umc_reg_offset) * 4); in umc_v6_1_query_correctable_error_count() 202 ecc_err_cnt = RREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4); in umc_v6_1_query_correctable_error_count() 212 ecc_err_cnt = RREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4); in umc_v6_1_query_correctable_error_count() 412 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + umc_reg_offset) * 4); in umc_v6_1_err_cnt_init_per_channel()
|
| A D | cik.c | 1580 tmp = RREG32_PCIE(ixPCIE_LC_STATUS1); in cik_pcie_gen3_enable() 1620 tmp = RREG32_PCIE(ixPCIE_LC_CNTL4); in cik_pcie_gen3_enable() 1624 tmp = RREG32_PCIE(ixPCIE_LC_CNTL4); in cik_pcie_gen3_enable() 1654 tmp = RREG32_PCIE(ixPCIE_LC_CNTL4); in cik_pcie_gen3_enable() 1713 orig = data = RREG32_PCIE(ixPCIE_P_CNTL); in cik_program_aspm() 1718 orig = data = RREG32_PCIE(ixPCIE_LC_CNTL); in cik_program_aspm() 1829 orig = data = RREG32_PCIE(ixPCIE_CNTL2); in cik_program_aspm() 1837 data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL); in cik_program_aspm() 1840 data = RREG32_PCIE(ixPCIE_LC_STATUS1); in cik_program_aspm() 1922 tmp = RREG32_PCIE(ixPCIE_PERF_CNTL_TXCLK); in cik_get_pcie_usage() [all …]
|
| A D | vi.c | 1110 orig = data = RREG32_PCIE(ixPCIE_LC_CNTL); in vi_enable_aspm() 1133 orig = data = RREG32_PCIE(ixPCIE_LC_CNTL); in vi_program_aspm() 1147 orig = data = RREG32_PCIE(ixPCIE_LC_CNTL3); in vi_program_aspm() 1152 orig = data = RREG32_PCIE(ixPCIE_P_CNTL); in vi_program_aspm() 1219 orig = data = RREG32_PCIE(ixCPM_CONTROL); in vi_program_aspm() 1258 data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL); in vi_program_aspm() 1259 data1 = RREG32_PCIE(ixPCIE_LC_STATUS1); in vi_program_aspm() 1390 tmp = RREG32_PCIE(ixPCIE_PERF_CNTL_TXCLK); in vi_get_pcie_usage() 1404 nak_r = RREG32_PCIE(ixPCIE_RX_NUM_NAK); in vi_get_pcie_replay_count() 1768 temp = data = RREG32_PCIE(ixPCIE_CNTL2); in vi_update_bif_medium_grain_light_sleep() [all …]
|
| A D | umc_v8_7.c | 192 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + in umc_v8_7_clear_error_count_per_channel() 205 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + in umc_v8_7_clear_error_count_per_channel() 252 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + umc_reg_offset) * 4); in umc_v8_7_query_correctable_error_count() 257 ecc_err_cnt = RREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4); in umc_v8_7_query_correctable_error_count() 267 ecc_err_cnt = RREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4); in umc_v8_7_query_correctable_error_count() 402 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + umc_reg_offset) * 4); in umc_v8_7_err_cnt_init_per_channel()
|
| A D | nbio_v7_0.c | 154 def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK); in nbio_v7_0_update_medium_grain_clock_gating() 192 def = data = RREG32_PCIE(smnPCIE_CNTL2); in nbio_v7_0_update_medium_grain_light_sleep() 213 data = RREG32_PCIE(smnCPM_CONTROL); in nbio_v7_0_get_clockgating_state() 218 data = RREG32_PCIE(smnPCIE_CNTL2); in nbio_v7_0_get_clockgating_state()
|
| A D | umc_v6_7.c | 281 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + umc_reg_offset) * 4); in umc_v6_7_query_correctable_error_count() 286 ecc_err_cnt = RREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4); in umc_v6_7_query_correctable_error_count() 296 ecc_err_cnt = RREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4); in umc_v6_7_query_correctable_error_count() 378 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + in umc_v6_7_reset_error_count_per_channel() 391 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + in umc_v6_7_reset_error_count_per_channel() 499 ecc_ctrl = RREG32_PCIE((ecc_ctrl_addr + in umc_v6_7_query_ras_poison_mode_per_channel()
|
| A D | amdgpu_xgmi.c | 1278 data = RREG32_PCIE(xgmi_pcs_err_status_reg_arct[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1285 data = RREG32_PCIE(wafl_pcs_err_status_reg_arct[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1294 data = RREG32_PCIE(xgmi_pcs_err_status_reg_vg20[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1301 data = RREG32_PCIE(wafl_pcs_err_status_reg_vg20[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1310 data = RREG32_PCIE(xgmi3x16_pcs_err_status_reg_aldebaran[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1312 RREG32_PCIE(xgmi3x16_pcs_err_noncorrectable_mask_reg_aldebaran[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1319 data = RREG32_PCIE(walf_pcs_err_status_reg_aldebaran[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1321 RREG32_PCIE(walf_pcs_err_noncorrectable_mask_reg_aldebaran[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1336 data = RREG32_PCIE(xgmi3x16_pcs_err_status_reg_v6_4[i]); in amdgpu_xgmi_legacy_query_ras_error_count() 1338 RREG32_PCIE(xgmi3x16_pcs_err_noncorrectable_mask_reg_v6_4[i]); in amdgpu_xgmi_legacy_query_ras_error_count()
|
| A D | soc15.c | 766 tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK); in soc15_get_pcie_usage() 771 *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32); in soc15_get_pcie_usage() 772 *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32); in soc15_get_pcie_usage() 815 tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3); in vega20_get_pcie_usage() 820 *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK3) | (cnt0_of << 32); in vega20_get_pcie_usage() 821 *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK3) | (cnt1_of << 32); in vega20_get_pcie_usage() 856 nak_r = RREG32_PCIE(smnPCIE_RX_NUM_NAK); in soc15_get_pcie_replay_count() 857 nak_g = RREG32_PCIE(smnPCIE_RX_NUM_NAK_GENERATED); in soc15_get_pcie_replay_count()
|
| A D | si.c | 1617 tmp = RREG32_PCIE(ixPCIE_PERF_CNTL_TXCLK); in si_get_pcie_usage() 1622 *count0 = RREG32_PCIE(ixPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32); in si_get_pcie_usage() 1623 *count1 = RREG32_PCIE(ixPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32); in si_get_pcie_usage() 1631 nak_r = RREG32_PCIE(ixPCIE_RX_NUM_NAK); in si_get_pcie_replay_count() 1632 nak_g = RREG32_PCIE(ixPCIE_RX_NUM_NAK_GENERATED); in si_get_pcie_replay_count() 2282 tmp = RREG32_PCIE(PCIE_LC_STATUS1); in si_pcie_gen3_enable() 2443 orig = data = RREG32_PCIE(PCIE_P_CNTL); in si_program_aspm() 2606 orig = data = RREG32_PCIE(PCIE_CNTL2); in si_program_aspm() 2614 data = RREG32_PCIE(PCIE_LC_STATUS1); in si_program_aspm()
|
| A D | psp_v3_1.c | 302 reg = RREG32_PCIE(smnMP1_FIRMWARE_FLAGS | 0x03b00000); in psp_v3_1_smu_reload_quirk()
|
| A D | umc_v8_10.c | 308 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + umc_reg_offset) * 4); in umc_v8_10_err_cnt_init_per_channel()
|
| A D | amdgpu_cgs.c | 64 return RREG32_PCIE(index); in amdgpu_cgs_read_ind_register()
|
| A D | nbio_v7_9.c | 464 val = RREG32_PCIE(smnPCIEP_NAK_COUNTER); in nbio_v7_9_get_pcie_replay_count()
|
| /linux/drivers/gpu/drm/radeon/ |
| A D | r300.c | 94 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL); in rv370_pcie_gart_tlb_flush() 96 (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL); in rv370_pcie_gart_tlb_flush() 179 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL); in rv370_pcie_gart_enable() 199 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL); in rv370_pcie_gart_disable() 596 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL); in rv370_debugfs_pcie_gart_info_show() 598 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE); in rv370_debugfs_pcie_gart_info_show() 600 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO); in rv370_debugfs_pcie_gart_info_show() 602 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI); in rv370_debugfs_pcie_gart_info_show() 604 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO); in rv370_debugfs_pcie_gart_info_show() 606 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI); in rv370_debugfs_pcie_gart_info_show() [all …]
|
| A D | si.c | 5552 orig = data = RREG32_PCIE(PCIE_CNTL2); in si_enable_bif_mgls() 7122 tmp = RREG32_PCIE(PCIE_LC_STATUS1); in si_pcie_gen3_enable() 7247 orig = data = RREG32_PCIE(PCIE_P_CNTL); in si_program_aspm() 7410 orig = data = RREG32_PCIE(PCIE_CNTL2); in si_program_aspm() 7418 data = RREG32_PCIE(PCIE_LC_STATUS1); in si_program_aspm()
|
| /linux/drivers/gpu/drm/amd/pm/powerplay/smumgr/ |
| A D | smu9_smumgr.c | 44 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu9_is_smc_ram_running()
|
| A D | vega20_smumgr.c | 54 mp1_fw_flags = RREG32_PCIE(MP1_Public | in vega20_is_smc_ram_running()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu13/ |
| A D | smu_v13_0.c | 164 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v13_0_load_microcode() 238 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v13_0_check_fw_status() 242 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v13_0_check_fw_status() 2054 return (RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL) & in smu_v13_0_get_current_pcie_link_width_level() 2074 return (RREG32_PCIE(smnPCIE_LC_SPEED_CNTL) & in smu_v13_0_get_current_pcie_link_speed_level() 2534 ret = RREG32_PCIE(MP1_Public | in smu_v13_0_disable_pmfw_state()
|
| A D | smu_v13_0_6_ppt.c | 860 RREG32_PCIE(MP1_Public | (smnMP1_FIRMWARE_FLAGS & 0xffffffff)); in smu_v13_0_6_check_fw_status() 2276 return REG_GET_FIELD(RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL), in smu_v13_0_6_get_current_pcie_link_width_level() 2287 esm_ctrl = RREG32_PCIE(smnPCIE_ESM_CTRL); in smu_v13_0_6_get_current_pcie_link_speed() 2291 speed_level = (RREG32_PCIE(smnPCIE_LC_SPEED_CNTL) & in smu_v13_0_6_get_current_pcie_link_speed()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu12/ |
| A D | smu_v12_0.c | 63 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v12_0_check_fw_status()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu14/ |
| A D | smu_v14_0.c | 140 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v14_0_load_microcode() 143 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v14_0_load_microcode() 213 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v14_0_check_fw_status() 216 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v14_0_check_fw_status()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu11/ |
| A D | smu_v11_0.c | 165 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v11_0_load_microcode() 184 mp1_fw_flags = RREG32_PCIE(MP1_Public | in smu_v11_0_check_fw_status() 2086 return (RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL) & in smu_v11_0_get_current_pcie_link_width_level() 2106 return (RREG32_PCIE(smnPCIE_LC_SPEED_CNTL) & in smu_v11_0_get_current_pcie_link_speed_level()
|