| /linux/drivers/clk/sunxi-ng/ |
| A D | ccu_mux.h | 34 .shift = _shift, \ 39 #define _SUNXI_CCU_MUX(_shift, _width) \ argument 50 _reg, _shift, _width, _gate, \ argument 66 _table, _reg, _shift, \ argument 69 _table, _reg, _shift, \ 74 _reg, _shift, _width, _gate, \ argument 77 _table, _reg, _shift, \ 81 _shift, _width, _gate, _flags) \ argument 106 _shift, _width, _flags) \ argument 108 _shift, _width, 0, _flags) [all …]
|
| A D | ccu_div.h | 45 .shift = _shift, \ 56 .shift = _shift, \ 70 _SUNXI_CCU_DIV_MAX_FLAGS(_shift, _width, _max, 0) 75 #define _SUNXI_CCU_DIV(_shift, _width) \ argument 76 _SUNXI_CCU_DIV_FLAGS(_shift, _width, 0) 88 _shift, _width, \ argument 91 .div = _SUNXI_CCU_DIV_TABLE(_shift, _width, \ 105 _shift, _width, \ argument 108 _shift, _width, _table, 0, \ 112 _shift, _width, \ argument [all …]
|
| A D | ccu_mult.h | 17 #define _SUNXI_CCU_MULT_OFFSET_MIN_MAX(_shift, _width, _offset, _min, _max) \ argument 22 .shift = _shift, \ 26 #define _SUNXI_CCU_MULT_MIN(_shift, _width, _min) \ argument 27 _SUNXI_CCU_MULT_OFFSET_MIN_MAX(_shift, _width, 1, _min, 0) 29 #define _SUNXI_CCU_MULT_OFFSET(_shift, _width, _offset) \ argument 30 _SUNXI_CCU_MULT_OFFSET_MIN_MAX(_shift, _width, _offset, 1, 0) 32 #define _SUNXI_CCU_MULT(_shift, _width) \ argument 33 _SUNXI_CCU_MULT_OFFSET_MIN_MAX(_shift, _width, 1, 1, 0)
|
| /linux/drivers/iio/dac/ |
| A D | ad5686.c | 203 .shift = (_shift), \ 210 AD5868_CHANNEL(0, 0, bits, _shift), \ 215 AD5868_CHANNEL(0, 1, bits, _shift), \ 216 AD5868_CHANNEL(1, 8, bits, _shift), \ 221 AD5868_CHANNEL(0, 1, bits, _shift), \ 222 AD5868_CHANNEL(1, 2, bits, _shift), \ 223 AD5868_CHANNEL(2, 4, bits, _shift), \ 224 AD5868_CHANNEL(3, 8, bits, _shift), \ 229 AD5868_CHANNEL(0, 0, bits, _shift), \ 230 AD5868_CHANNEL(1, 1, bits, _shift), \ [all …]
|
| /linux/drivers/clk/mediatek/ |
| A D | clk-mt8188-infra_ao.c | 46 GATE_MTK_FLAGS(_id, _name, _parent, &infra_ao0_cg_regs, _shift, \ 49 #define GATE_INFRA_AO0(_id, _name, _parent, _shift) \ argument 50 GATE_INFRA_AO0_FLAGS(_id, _name, _parent, _shift, 0) 53 GATE_MTK_FLAGS(_id, _name, _parent, &infra_ao1_cg_regs, _shift, \ 56 #define GATE_INFRA_AO1(_id, _name, _parent, _shift) \ argument 57 GATE_INFRA_AO1_FLAGS(_id, _name, _parent, _shift, 0) 59 #define GATE_INFRA_AO2(_id, _name, _parent, _shift) \ argument 70 #define GATE_INFRA_AO3(_id, _name, _parent, _shift) \ argument 71 GATE_INFRA_AO3_FLAGS(_id, _name, _parent, _shift, 0) 77 #define GATE_INFRA_AO4(_id, _name, _parent, _shift) \ argument [all …]
|
| A D | clk-mt8195-infra_ao.c | 45 GATE_MTK_FLAGS(_id, _name, _parent, &infra_ao0_cg_regs, _shift, \ 48 #define GATE_INFRA_AO0(_id, _name, _parent, _shift) \ argument 49 GATE_INFRA_AO0_FLAGS(_id, _name, _parent, _shift, 0) 55 #define GATE_INFRA_AO1(_id, _name, _parent, _shift) \ argument 56 GATE_INFRA_AO1_FLAGS(_id, _name, _parent, _shift, 0) 62 #define GATE_INFRA_AO2(_id, _name, _parent, _shift) \ argument 63 GATE_INFRA_AO2_FLAGS(_id, _name, _parent, _shift, 0) 69 #define GATE_INFRA_AO3(_id, _name, _parent, _shift) \ argument 70 GATE_INFRA_AO3_FLAGS(_id, _name, _parent, _shift, 0) 76 #define GATE_INFRA_AO4(_id, _name, _parent, _shift) \ argument [all …]
|
| A D | clk-mux.h | 43 _mux_clr_ofs, _shift, _width, _gate, _upd_ofs, \ argument 51 .mux_shift = _shift, \ 63 _mux_set_ofs, _mux_clr_ofs, _shift, _width, \ argument 67 _mux_set_ofs, _mux_clr_ofs, _shift, _width, \ 71 _mux_ofs, _mux_set_ofs, _mux_clr_ofs, _shift, \ argument 75 _mux_set_ofs, _mux_clr_ofs, _shift, _width, \ 82 _mux_set_ofs, _mux_clr_ofs, _shift, _width, \ argument 85 _mux_set_ofs, _mux_clr_ofs, _shift, _width, \ 98 _mux_set_ofs, _mux_clr_ofs, _shift, _width, \ argument 114 _mux_set_ofs, _mux_clr_ofs, _shift, _width, \ argument [all …]
|
| A D | clk-mt8183-ipu_conn.c | 44 #define GATE_IPU_CONN(_id, _name, _parent, _shift) \ argument 45 GATE_MTK(_id, _name, _parent, &ipu_conn_cg_regs, _shift, \ 48 #define GATE_IPU_CONN_APB(_id, _name, _parent, _shift) \ argument 49 GATE_MTK(_id, _name, _parent, &ipu_conn_apb_cg_regs, _shift, \ 52 #define GATE_IPU_CONN_AXI_I(_id, _name, _parent, _shift) \ argument 53 GATE_MTK(_id, _name, _parent, &ipu_conn_axi_cg_regs, _shift, \ 56 #define GATE_IPU_CONN_AXI1_I(_id, _name, _parent, _shift) \ argument 57 GATE_MTK(_id, _name, _parent, &ipu_conn_axi1_cg_regs, _shift, \ 60 #define GATE_IPU_CONN_AXI2_I(_id, _name, _parent, _shift) \ argument 61 GATE_MTK(_id, _name, _parent, &ipu_conn_axi2_cg_regs, _shift, \
|
| A D | clk-mt8186-infra_ao.c | 38 #define GATE_INFRA_AO0_FLAGS(_id, _name, _parent, _shift, _flag) \ argument 39 GATE_MTK_FLAGS(_id, _name, _parent, &infra_ao0_cg_regs, _shift, \ 42 #define GATE_INFRA_AO0(_id, _name, _parent, _shift) \ argument 43 GATE_INFRA_AO0_FLAGS(_id, _name, _parent, _shift, 0) 45 #define GATE_INFRA_AO1_FLAGS(_id, _name, _parent, _shift, _flag) \ argument 49 #define GATE_INFRA_AO1(_id, _name, _parent, _shift) \ argument 50 GATE_INFRA_AO1_FLAGS(_id, _name, _parent, _shift, 0) 56 #define GATE_INFRA_AO2(_id, _name, _parent, _shift) \ argument 57 GATE_INFRA_AO2_FLAGS(_id, _name, _parent, _shift, 0) 63 #define GATE_INFRA_AO3(_id, _name, _parent, _shift) \ argument [all …]
|
| A D | clk-mt8195-vdo1.c | 43 #define GATE_VDO1_0(_id, _name, _parent, _shift) \ argument 44 GATE_MTK(_id, _name, _parent, &vdo1_0_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 46 #define GATE_VDO1_1(_id, _name, _parent, _shift) \ argument 47 GATE_MTK(_id, _name, _parent, &vdo1_1_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 49 #define GATE_VDO1_2(_id, _name, _parent, _shift) \ argument 50 GATE_MTK(_id, _name, _parent, &vdo1_2_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 52 #define GATE_VDO1_2_FLAGS(_id, _name, _parent, _shift, _flags) \ argument 53 GATE_MTK_FLAGS(_id, _name, _parent, &vdo1_2_cg_regs, _shift, \ 56 #define GATE_VDO1_3(_id, _name, _parent, _shift) \ argument 57 GATE_MTK(_id, _name, _parent, &vdo1_3_cg_regs, _shift, &mtk_clk_gate_ops_setclr) [all …]
|
| A D | clk-mt8188-vdo1.c | 46 #define GATE_VDO1_0(_id, _name, _parent, _shift) \ argument 47 GATE_MTK(_id, _name, _parent, &vdo1_0_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 49 #define GATE_VDO1_1(_id, _name, _parent, _shift) \ argument 50 GATE_MTK(_id, _name, _parent, &vdo1_1_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 52 #define GATE_VDO1_2(_id, _name, _parent, _shift) \ argument 53 GATE_MTK(_id, _name, _parent, &vdo1_2_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 55 #define GATE_VDO1_3(_id, _name, _parent, _shift) \ argument 56 GATE_MTK(_id, _name, _parent, &vdo1_3_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 58 #define GATE_VDO1_3_FLAGS(_id, _name, _parent, _shift, _flags) \ argument 59 GATE_MTK_FLAGS(_id, _name, _parent, &vdo1_3_cg_regs, _shift, \ [all …]
|
| A D | clk-mt7988-infracfg.c | 128 #define GATE_INFRA0_FLAGS(_id, _name, _parent, _shift, _flags) \ argument 129 GATE_MTK_FLAGS(_id, _name, _parent, &infra0_cg_regs, _shift, &mtk_clk_gate_ops_setclr, \ 132 #define GATE_INFRA1_FLAGS(_id, _name, _parent, _shift, _flags) \ argument 133 GATE_MTK_FLAGS(_id, _name, _parent, &infra1_cg_regs, _shift, &mtk_clk_gate_ops_setclr, \ 136 #define GATE_INFRA2_FLAGS(_id, _name, _parent, _shift, _flags) \ argument 137 GATE_MTK_FLAGS(_id, _name, _parent, &infra2_cg_regs, _shift, &mtk_clk_gate_ops_setclr, \ 141 GATE_MTK_FLAGS(_id, _name, _parent, &infra3_cg_regs, _shift, &mtk_clk_gate_ops_setclr, \ 144 #define GATE_INFRA0(_id, _name, _parent, _shift) GATE_INFRA0_FLAGS(_id, _name, _parent, _shift, 0) argument 146 #define GATE_INFRA1(_id, _name, _parent, _shift) GATE_INFRA1_FLAGS(_id, _name, _parent, _shift, 0) argument 148 #define GATE_INFRA2(_id, _name, _parent, _shift) GATE_INFRA2_FLAGS(_id, _name, _parent, _shift, 0) argument [all …]
|
| A D | clk-mt8186-vdec.c | 39 #define GATE_VDEC0(_id, _name, _parent, _shift) \ argument 40 GATE_MTK(_id, _name, _parent, &vdec0_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv) 42 #define GATE_VDEC1(_id, _name, _parent, _shift) \ argument 43 GATE_MTK(_id, _name, _parent, &vdec1_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv) 45 #define GATE_VDEC2(_id, _name, _parent, _shift) \ argument 46 GATE_MTK(_id, _name, _parent, &vdec2_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv) 48 #define GATE_VDEC3(_id, _name, _parent, _shift) \ argument 49 GATE_MTK(_id, _name, _parent, &vdec3_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv)
|
| A D | clk-mt8188-vdo0.c | 34 #define GATE_VDO0_0(_id, _name, _parent, _shift) \ argument 35 GATE_MTK(_id, _name, _parent, &vdo0_0_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 37 #define GATE_VDO0_1(_id, _name, _parent, _shift) \ argument 38 GATE_MTK(_id, _name, _parent, &vdo0_1_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 40 #define GATE_VDO0_2(_id, _name, _parent, _shift) \ argument 41 GATE_MTK(_id, _name, _parent, &vdo0_2_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 43 #define GATE_VDO0_2_FLAGS(_id, _name, _parent, _shift, _flags) \ argument 44 GATE_MTK_FLAGS(_id, _name, _parent, &vdo0_2_cg_regs, _shift, \
|
| A D | clk-mtk.h | 112 #define MUX_GATE_FLAGS_2(_id, _name, _parents, _reg, _shift, \ argument 117 .mux_shift = _shift, \ 132 #define MUX_GATE_FLAGS(_id, _name, _parents, _reg, _shift, _width, \ argument 135 _shift, _width, _gate, _flags, 0) 141 #define MUX_GATE(_id, _name, _parents, _reg, _shift, _width, _gate) \ argument 142 MUX_GATE_FLAGS(_id, _name, _parents, _reg, _shift, _width, \ 145 #define MUX(_id, _name, _parents, _reg, _shift, _width) \ argument 147 _shift, _width, CLK_SET_RATE_PARENT) 153 .mux_shift = _shift, \ 196 #define DIV_ADJ(_id, _name, _parent, _reg, _shift, _width) { \ argument [all …]
|
| A D | clk-mt8195-vdo0.c | 31 #define GATE_VDO0_0(_id, _name, _parent, _shift) \ argument 32 GATE_MTK(_id, _name, _parent, &vdo0_0_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 34 #define GATE_VDO0_1(_id, _name, _parent, _shift) \ argument 35 GATE_MTK(_id, _name, _parent, &vdo0_1_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 37 #define GATE_VDO0_2(_id, _name, _parent, _shift) \ argument 38 GATE_MTK(_id, _name, _parent, &vdo0_2_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 40 #define GATE_VDO0_2_FLAGS(_id, _name, _parent, _shift, _flags) \ argument 41 GATE_MTK_FLAGS(_id, _name, _parent, &vdo0_2_cg_regs, _shift, \
|
| A D | clk-mt8167.c | 658 #define DIV_ADJ(_id, _name, _parent, _reg, _shift, _width) { \ argument 663 .div_shift = _shift, \ 724 #define GATE_TOP0(_id, _name, _parent, _shift) \ argument 725 GATE_MTK(_id, _name, _parent, &top0_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 727 #define GATE_TOP0_I(_id, _name, _parent, _shift) \ argument 730 #define GATE_TOP1(_id, _name, _parent, _shift) \ argument 733 #define GATE_TOP2(_id, _name, _parent, _shift) \ argument 736 #define GATE_TOP2_I(_id, _name, _parent, _shift) \ argument 739 #define GATE_TOP3(_id, _name, _parent, _shift) \ argument 742 #define GATE_TOP4_I(_id, _name, _parent, _shift) \ argument [all …]
|
| A D | clk-mt8365.c | 547 .div_shift = _shift, \ 591 #define GATE_TOP0(_id, _name, _parent, _shift) \ argument 593 _shift, &mtk_clk_gate_ops_no_setclr) 597 _shift, &mtk_clk_gate_ops_no_setclr_inv) 601 _shift, &mtk_clk_gate_ops_no_setclr_inv) 656 GATE_MTK(_id, _name, _parent, _regs, _shift, \ 659 #define GATE_IFR2(_id, _name, _parent, _shift) \ argument 662 #define GATE_IFR3(_id, _name, _parent, _shift) \ argument 665 #define GATE_IFR4(_id, _name, _parent, _shift) \ argument 668 #define GATE_IFR5(_id, _name, _parent, _shift) \ argument [all …]
|
| A D | clk-mt8192.c | 749 #define GATE_INFRA0(_id, _name, _parent, _shift) \ argument 756 #define GATE_INFRA1(_id, _name, _parent, _shift) \ argument 757 GATE_INFRA1_FLAGS(_id, _name, _parent, _shift, 0) 759 #define GATE_INFRA2(_id, _name, _parent, _shift) \ argument 766 #define GATE_INFRA3(_id, _name, _parent, _shift) \ argument 767 GATE_INFRA3_FLAGS(_id, _name, _parent, _shift, 0) 769 #define GATE_INFRA4(_id, _name, _parent, _shift) \ argument 776 #define GATE_INFRA5(_id, _name, _parent, _shift) \ argument 777 GATE_INFRA5_FLAGS(_id, _name, _parent, _shift, 0) 921 #define GATE_PERI(_id, _name, _parent, _shift) \ argument [all …]
|
| A D | clk-mt7622-aud.c | 19 #define GATE_AUDIO0(_id, _name, _parent, _shift) \ argument 20 GATE_MTK(_id, _name, _parent, &audio0_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr) 22 #define GATE_AUDIO1(_id, _name, _parent, _shift) \ argument 23 GATE_MTK(_id, _name, _parent, &audio1_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr) 25 #define GATE_AUDIO2(_id, _name, _parent, _shift) \ argument 26 GATE_MTK(_id, _name, _parent, &audio2_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr) 28 #define GATE_AUDIO3(_id, _name, _parent, _shift) \ argument 29 GATE_MTK(_id, _name, _parent, &audio3_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
|
| A D | clk-mt8188-vdec.c | 32 #define GATE_VDEC0(_id, _name, _parent, _shift) \ argument 33 GATE_MTK(_id, _name, _parent, &vdec0_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv) 35 #define GATE_VDEC1(_id, _name, _parent, _shift) \ argument 36 GATE_MTK(_id, _name, _parent, &vdec1_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv) 38 #define GATE_VDEC2(_id, _name, _parent, _shift) \ argument 39 GATE_MTK(_id, _name, _parent, &vdec2_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv)
|
| /linux/drivers/clk/sprd/ |
| A D | mux.h | 32 #define _SPRD_MUX_CLK(_shift, _width, _table) \ argument 34 .shift = _shift, \ 40 _reg, _shift, _width, _flags, _fn) \ argument 52 _reg, _shift, _width, _flags) \ argument 54 _reg, _shift, _width, _flags, \ 58 _shift, _width, _flags) \ argument 60 _reg, _shift, _width, _flags) 63 _reg, _shift, _width, _flags) \ argument 65 _reg, _shift, _width, _flags, \ 69 _shift, _width, _flags) \ argument [all …]
|
| A D | div.h | 28 #define _SPRD_DIV_CLK(_offset, _shift, _width) \ argument 31 .shift = _shift, \ 41 _shift, _width, _flags, _fn) \ argument 43 .div = _SPRD_DIV_CLK(_offset, _shift, _width), \ 53 _shift, _width, _flags) \ argument 55 _shift, _width, _flags, CLK_HW_INIT) 58 _shift, _width, _flags) \ argument 60 _shift, _width, _flags, CLK_HW_INIT_FW_NAME) 63 _shift, _width, _flags) \ argument 65 _shift, _width, _flags, CLK_HW_INIT_HW)
|
| /linux/drivers/clk/actions/ |
| A D | owl-pll.h | 41 #define OWL_PLL_HW(_reg, _bfreq, _bit_idx, _shift, \ argument 47 .shift = _shift, \ 56 _shift, _width, _min_mul, _max_mul, _table, _flags) \ argument 58 .pll_hw = OWL_PLL_HW(_reg, _bfreq, _bit_idx, _shift, \ 71 _shift, _width, _min_mul, _max_mul, _table, _flags) \ argument 73 .pll_hw = OWL_PLL_HW(_reg, _bfreq, _bit_idx, _shift, \ 85 _shift, _width, _min_mul, _max_mul, _delay, _table, \ argument 88 .pll_hw = OWL_PLL_HW(_reg, _bfreq, _bit_idx, _shift, \
|
| /linux/drivers/net/ethernet/mellanox/mlxsw/ |
| A D | core_acl_flex_keys.h | 56 #define MLXSW_AFK_ELEMENT_INFO(_type, _element, _offset, _shift, _size) \ argument 62 .shift = _shift, \ 68 #define MLXSW_AFK_ELEMENT_INFO_U32(_element, _offset, _shift, _size) \ argument 70 _element, _offset, _shift, _size) 89 _shift, _size, _u32_key_diff, _avoid_size_check) \ argument 95 .shift = _shift, \ 103 #define MLXSW_AFK_ELEMENT_INST_U32(_element, _offset, _shift, _size) \ argument 105 _element, _offset, _shift, _size, 0, false) 108 _shift, _size, _key_diff, \ argument 111 _element, _offset, _shift, _size, \
|