Searched refs:divf (Results 1 – 7 of 7) sorted by relevance
| /linux/drivers/clk/ |
| A D | clk-highbank.c | 96 unsigned long divf, divq, vco_freq, reg; in clk_pll_recalc_rate() local 104 vco_freq = parent_rate * (divf + 1); in clk_pll_recalc_rate() 112 u32 divq, divf; in clk_pll_calc() local 126 divf = (vco_freq + (ref_freq / 2)) / ref_freq; in clk_pll_calc() 127 divf--; in clk_pll_calc() 130 *pdivf = divf; in clk_pll_calc() 136 u32 divq, divf; in clk_pll_round_rate() local 139 clk_pll_calc(rate, ref_freq, &divq, &divf); in clk_pll_round_rate() 141 return (ref_freq * (divf + 1)) / (1 << divq); in clk_pll_round_rate() 148 u32 divq, divf; in clk_pll_set_rate() local [all …]
|
| /linux/drivers/clk/socfpga/ |
| A D | clk-pll.c | 42 unsigned long divf, divq, reg; in clk_pll_recalc_rate() local 51 divf = (reg & SOCFPGA_PLL_DIVF_MASK) >> SOCFPGA_PLL_DIVF_SHIFT; in clk_pll_recalc_rate() 53 vco_freq = (unsigned long long)parent_rate * (divf + 1); in clk_pll_recalc_rate()
|
| A D | clk-pll-a10.c | 38 unsigned long divf, divq, reg; in clk_pll_recalc_rate() local 43 divf = (reg & SOCFPGA_PLL_DIVF_MASK) >> SOCFPGA_PLL_DIVF_SHIFT; in clk_pll_recalc_rate() 45 vco_freq = (unsigned long long)parent_rate * (divf + 1); in clk_pll_recalc_rate()
|
| /linux/drivers/clk/analogbits/ |
| A D | wrpll-cln28hpc.c | 304 c->divf = best_f - 1; in wrpll_configure_for_rate() 348 n = parent_rate * fbdiv * (c->divf + 1); in wrpll_calc_output_rate()
|
| /linux/include/linux/clk/ |
| A D | analogbits-wrpll-cln28hpc.h | 63 u16 divf; member
|
| /linux/drivers/media/pci/solo6x10/ |
| A D | solo6x10-core.c | 517 u32 divq, divf; in solo_pci_probe() local 523 divf = (solo_dev->clock_mhz * 4) / 3 - 1; in solo_pci_probe() 526 divf = (solo_dev->clock_mhz * 2) / 3 - 1; in solo_pci_probe() 533 (divf << 4) | in solo_pci_probe()
|
| /linux/drivers/clk/sifive/ |
| A D | sifive-prci.c | 68 c->divf = v; in __prci_wrpll_unpack() 105 r |= c->divf << PRCI_COREPLLCFG0_DIVF_SHIFT; in __prci_wrpll_pack()
|
Completed in 21 milliseconds