| /linux/drivers/gpu/drm/amd/pm/powerplay/hwmgr/ |
| A D | vega12_hwmgr.c | 628 dpm_table->dpm_levels[i].value = clk; in vega12_setup_single_dpm_table() 629 dpm_table->dpm_levels[i].enabled = true; in vega12_setup_single_dpm_table() 805 dpm_table->dpm_levels[min_level].value; 1126 if (table->dpm_levels[i].enabled) in vega12_find_lowest_dpm_level() 1132 table->dpm_levels[i].enabled = true; in vega12_find_lowest_dpm_level() 1147 if (table->dpm_levels[i].enabled) in vega12_find_highest_dpm_level() 1153 table->dpm_levels[i].enabled = true; in vega12_find_highest_dpm_level() 1872 dpm_table->dpm_levels[i].value * 1000; in vega12_get_sclks() 1933 dpm_table->dpm_levels[i].value * 1000; in vega12_get_dcefclocks() 1961 dpm_table->dpm_levels[i].value * 1000; in vega12_get_socclocks() [all …]
|
| A D | vega20_hwmgr.c | 586 dpm_table->dpm_levels[i].value = clk; in vega20_setup_single_dpm_table() 587 dpm_table->dpm_levels[i].enabled = true; in vega20_setup_single_dpm_table() 1782 if (table->dpm_levels[i].enabled) in vega20_find_lowest_dpm_level() 1787 table->dpm_levels[i].enabled = true; in vega20_find_lowest_dpm_level() 1809 if (table->dpm_levels[i].enabled) in vega20_find_highest_dpm_level() 1814 table->dpm_levels[i].enabled = true; in vega20_find_highest_dpm_level() 2830 dpm_table->dpm_levels[i].value * 1000; in vega20_get_sclks() 2859 dpm_table->dpm_levels[i].value * 1000; in vega20_get_memclocks() 2883 dpm_table->dpm_levels[i].value * 1000; in vega20_get_dcefclocks() 2905 dpm_table->dpm_levels[i].value * 1000; in vega20_get_socclocks() [all …]
|
| A D | vega10_hwmgr.c | 1739 dpm_table->dpm_levels[i].value, in vega10_populate_all_graphic_levels() 1749 dpm_table->dpm_levels[j].value, in vega10_populate_all_graphic_levels() 1763 dpm_table->dpm_levels[i].value, in vega10_populate_all_graphic_levels() 1773 dpm_table->dpm_levels[j].value, in vega10_populate_all_graphic_levels() 1889 dpm_table->dpm_levels[i].value, in vega10_populate_all_memory_levels() 1900 dpm_table->dpm_levels[j].value, in vega10_populate_all_memory_levels() 2026 dpm_table->dpm_levels[i].value, in vega10_populate_smc_vce_levels() 5183 golden_sclk_table->dpm_levels in vega10_set_sclk_od() 5186 golden_sclk_table->dpm_levels in vega10_set_sclk_od() 5236 golden_mclk_table->dpm_levels in vega10_set_mclk_od() [all …]
|
| A D | smu7_hwmgr.c | 4100 if (sclk == sclk_table->dpm_levels[i].value) in smu7_find_dpm_states_clocks_in_dpm_table() 4107 sclk_table->dpm_levels[i-1].value = sclk; in smu7_find_dpm_states_clocks_in_dpm_table() 4120 if (mclk == mclk_table->dpm_levels[i].value) in smu7_find_dpm_states_clocks_in_dpm_table() 4127 mclk_table->dpm_levels[i-1].value = mclk; in smu7_find_dpm_states_clocks_in_dpm_table() 4154 dpm_table->pcie_speed_table.dpm_levels in smu7_get_maximum_link_speed() 4309 dpm_table->dpm_levels[i].enabled = false; in smu7_trim_single_dpm_states() 4311 dpm_table->dpm_levels[i].enabled = true; in smu7_trim_single_dpm_states() 4991 i, sclk_table->dpm_levels[i].value / 100, in smu7_print_clock_levels() 5007 i, mclk_table->dpm_levels[i].value / 100, in smu7_print_clock_levels() 5427 mclk_table->dpm_levels[0].value; in smu7_get_max_high_clocks() [all …]
|
| A D | smu7_hwmgr.h | 100 struct smu7_dpm_level dpm_levels[MAX_REGULAR_DPM_NUMBER]; member
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu13/ |
| A D | smu_v13_0_7_ppt.c | 595 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_7_set_default_dpm_table() 619 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_7_set_default_dpm_table() 635 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_7_set_default_dpm_table() 651 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_7_set_default_dpm_table() 667 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_7_set_default_dpm_table() 683 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_7_set_default_dpm_table() 717 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_7_set_default_dpm_table() 1270 single_dpm_table->dpm_levels[0].value); in smu_v13_0_7_print_clk_levels() 1274 single_dpm_table->dpm_levels[1].value); in smu_v13_0_7_print_clk_levels() 1277 single_dpm_table->dpm_levels[0].value, in smu_v13_0_7_print_clk_levels() [all …]
|
| A D | aldebaran_ppt.c | 363 dpm_table->dpm_levels[0].enabled = true; in aldebaran_set_default_dpm_table() 364 dpm_table->min = dpm_table->dpm_levels[0].value; in aldebaran_set_default_dpm_table() 365 dpm_table->max = dpm_table->dpm_levels[0].value; in aldebaran_set_default_dpm_table() 374 dpm_table->dpm_levels[0].enabled = true; in aldebaran_set_default_dpm_table() 376 dpm_table->dpm_levels[1].enabled = true; in aldebaran_set_default_dpm_table() 377 dpm_table->min = dpm_table->dpm_levels[0].value; in aldebaran_set_default_dpm_table() 378 dpm_table->max = dpm_table->dpm_levels[1].value; in aldebaran_set_default_dpm_table() 382 dpm_table->dpm_levels[0].enabled = true; in aldebaran_set_default_dpm_table() 398 dpm_table->dpm_levels[0].enabled = true; in aldebaran_set_default_dpm_table() 414 dpm_table->dpm_levels[0].enabled = true; in aldebaran_set_default_dpm_table() [all …]
|
| A D | smu_v13_0_0_ppt.c | 588 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_0_set_default_dpm_table() 621 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_0_set_default_dpm_table() 637 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_0_set_default_dpm_table() 653 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_0_set_default_dpm_table() 669 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_0_set_default_dpm_table() 685 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_0_set_default_dpm_table() 719 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_0_set_default_dpm_table() 1281 single_dpm_table->dpm_levels[0].value); in smu_v13_0_0_print_clk_levels() 1285 single_dpm_table->dpm_levels[1].value); in smu_v13_0_0_print_clk_levels() 1288 single_dpm_table->dpm_levels[0].value, in smu_v13_0_0_print_clk_levels() [all …]
|
| A D | smu_v13_0_6_ppt.c | 803 dpm_table->dpm_levels[0].value = gfxclkmin; in smu_v13_0_6_set_default_dpm_table() 804 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_6_set_default_dpm_table() 805 dpm_table->dpm_levels[1].value = gfxclkmax; in smu_v13_0_6_set_default_dpm_table() 806 dpm_table->dpm_levels[1].enabled = true; in smu_v13_0_6_set_default_dpm_table() 807 dpm_table->min = dpm_table->dpm_levels[0].value; in smu_v13_0_6_set_default_dpm_table() 808 dpm_table->max = dpm_table->dpm_levels[1].value; in smu_v13_0_6_set_default_dpm_table() 812 dpm_table->dpm_levels[0].enabled = true; in smu_v13_0_6_set_default_dpm_table() 813 dpm_table->min = dpm_table->dpm_levels[0].value; in smu_v13_0_6_set_default_dpm_table() 828 dpm_table->dpm_levels[i].value = in smu_v13_0_6_set_default_dpm_table() 830 dpm_table->dpm_levels[i].enabled = true; in smu_v13_0_6_set_default_dpm_table() [all …]
|
| A D | aldebaran_ppt.h | 49 struct aldebaran_dpm_level dpm_levels[MAX_DPM_NUMBER]; member
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu14/ |
| A D | smu_v14_0_2_ppt.c | 519 dpm_table->dpm_levels[0].enabled = true; in smu_v14_0_2_set_default_dpm_table() 552 dpm_table->dpm_levels[0].enabled = true; in smu_v14_0_2_set_default_dpm_table() 568 dpm_table->dpm_levels[0].enabled = true; in smu_v14_0_2_set_default_dpm_table() 584 dpm_table->dpm_levels[0].enabled = true; in smu_v14_0_2_set_default_dpm_table() 600 dpm_table->dpm_levels[0].enabled = true; in smu_v14_0_2_set_default_dpm_table() 616 dpm_table->dpm_levels[0].enabled = true; in smu_v14_0_2_set_default_dpm_table() 653 dpm_table->dpm_levels[0].enabled = true; in smu_v14_0_2_set_default_dpm_table() 1150 single_dpm_table->dpm_levels[0].value); in smu_v14_0_2_print_clk_levels() 1154 single_dpm_table->dpm_levels[1].value); in smu_v14_0_2_print_clk_levels() 1157 single_dpm_table->dpm_levels[0].value, in smu_v14_0_2_print_clk_levels() [all …]
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/smu11/ |
| A D | navi10_ppt.c | 986 dpm_table->dpm_levels[0].enabled = true; in navi10_set_default_dpm_table() 1004 dpm_table->dpm_levels[0].enabled = true; in navi10_set_default_dpm_table() 1022 dpm_table->dpm_levels[0].enabled = true; in navi10_set_default_dpm_table() 1040 dpm_table->dpm_levels[0].enabled = true; in navi10_set_default_dpm_table() 1058 dpm_table->dpm_levels[0].enabled = true; in navi10_set_default_dpm_table() 1076 dpm_table->dpm_levels[0].enabled = true; in navi10_set_default_dpm_table() 1094 dpm_table->dpm_levels[0].enabled = true; in navi10_set_default_dpm_table() 2269 uint16_t *dpm_levels = NULL; in navi10_get_uclk_dpm_states() local 2279 dpm_levels = driver_ppt->FreqTableUclk; in navi10_get_uclk_dpm_states() 2287 *clocks_in_khz = (*dpm_levels) * 1000; in navi10_get_uclk_dpm_states() [all …]
|
| A D | arcturus_ppt.c | 381 dpm_table->dpm_levels[0].enabled = true; in arcturus_set_default_dpm_table() 382 dpm_table->min = dpm_table->dpm_levels[0].value; in arcturus_set_default_dpm_table() 383 dpm_table->max = dpm_table->dpm_levels[0].value; in arcturus_set_default_dpm_table() 399 dpm_table->dpm_levels[0].enabled = true; in arcturus_set_default_dpm_table() 400 dpm_table->min = dpm_table->dpm_levels[0].value; in arcturus_set_default_dpm_table() 401 dpm_table->max = dpm_table->dpm_levels[0].value; in arcturus_set_default_dpm_table() 417 dpm_table->dpm_levels[0].enabled = true; in arcturus_set_default_dpm_table() 418 dpm_table->min = dpm_table->dpm_levels[0].value; in arcturus_set_default_dpm_table() 419 dpm_table->max = dpm_table->dpm_levels[0].value; in arcturus_set_default_dpm_table() 435 dpm_table->dpm_levels[0].enabled = true; in arcturus_set_default_dpm_table() [all …]
|
| A D | sienna_cichlid_ppt.c | 976 dpm_table->dpm_levels[0].enabled = true; in sienna_cichlid_set_default_dpm_table() 994 dpm_table->dpm_levels[0].enabled = true; in sienna_cichlid_set_default_dpm_table() 1012 dpm_table->dpm_levels[0].enabled = true; in sienna_cichlid_set_default_dpm_table() 1030 dpm_table->dpm_levels[0].enabled = true; in sienna_cichlid_set_default_dpm_table() 1093 dpm_table->dpm_levels[0].enabled = true; in sienna_cichlid_set_default_dpm_table() 1111 dpm_table->dpm_levels[0].enabled = true; in sienna_cichlid_set_default_dpm_table() 1129 dpm_table->dpm_levels[0].enabled = true; in sienna_cichlid_set_default_dpm_table() 2018 uint16_t *dpm_levels = NULL; in sienna_cichlid_get_uclk_dpm_states() local 2030 dpm_levels = table_member2; in sienna_cichlid_get_uclk_dpm_states() 2038 *clocks_in_khz = (*dpm_levels) * 1000; in sienna_cichlid_get_uclk_dpm_states() [all …]
|
| A D | arcturus_ppt.h | 49 struct arcturus_dpm_level dpm_levels[MAX_DPM_NUMBER]; member
|
| /linux/drivers/gpu/drm/radeon/ |
| A D | ci_dpm.c | 2573 if (dpm_table->dpm_levels[i-1].enabled) in ci_get_dpm_level_enable_mask_value() 3338 dpm_table->dpm_levels[i].enabled = false; in ci_reset_single_dpm_table() 3346 dpm_table->dpm_levels[index].enabled = true; in ci_setup_pcie_table_entry() 3502 if (value == table->dpm_levels[i].value) { in ci_find_boot_level() 3668 dpm_table->dpm_levels[i].enabled = false; in ci_trim_single_dpm_states() 3670 dpm_table->dpm_levels[i].enabled = true; in ci_trim_single_dpm_states() 3689 pcie_table->dpm_levels[i].enabled = true; in ci_trim_pcie_dpm_states() 3693 if (pcie_table->dpm_levels[i].enabled) { in ci_trim_pcie_dpm_states() 3695 if (pcie_table->dpm_levels[j].enabled) { in ci_trim_pcie_dpm_states() 3696 if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) && in ci_trim_pcie_dpm_states() [all …]
|
| A D | ci_dpm.h | 65 struct ci_dpm_level dpm_levels[MAX_REGULAR_DPM_NUMBER]; member
|
| /linux/drivers/gpu/drm/amd/pm/powerplay/smumgr/ |
| A D | fiji_smumgr.c | 838 (uint8_t)dpm_table->pcie_speed_table.dpm_levels[i].value; in fiji_populate_smc_link_level() 840 dpm_table->pcie_speed_table.dpm_levels[i].param1); in fiji_populate_smc_link_level() 1024 dpm_table->sclk_table.dpm_levels[i].value, in fiji_populate_all_graphic_levels() 1235 PP_ASSERT_WITH_CODE((0 != dpm_table->mclk_table.dpm_levels[i].value), in fiji_populate_all_memory_levels() 1239 dpm_table->mclk_table.dpm_levels[i].value, in fiji_populate_all_memory_levels() 1316 data->dpm_table.sclk_table.dpm_levels[0].value; in fiji_populate_smc_acpi_level() 1374 data->dpm_table.mclk_table.dpm_levels[0].value; in fiji_populate_smc_acpi_level() 1395 data->dpm_table.mclk_table.dpm_levels[0].value, in fiji_populate_smc_acpi_level() 1535 data->dpm_table.sclk_table.dpm_levels[i].value, in fiji_program_memory_timing_parameters() 1536 data->dpm_table.mclk_table.dpm_levels[j].value, in fiji_program_memory_timing_parameters()
|
| A D | polaris10_smumgr.c | 827 (uint8_t)dpm_table->pcie_speed_table.dpm_levels[i].value; in polaris10_populate_smc_link_level() 829 dpm_table->pcie_speed_table.dpm_levels[i].param1); in polaris10_populate_smc_link_level() 1070 dpm_table->sclk_table.dpm_levels[i].value, in polaris10_populate_all_graphic_levels() 1084 dpm_table->sclk_table.dpm_levels[0].value, in polaris10_populate_all_graphic_levels() 1091 dividers.real_clock < dpm_table->sclk_table.dpm_levels[0].value ? in polaris10_populate_all_graphic_levels() 1224 PP_ASSERT_WITH_CODE((0 != dpm_table->mclk_table.dpm_levels[i].value), in polaris10_populate_all_memory_levels() 1228 dpm_table->mclk_table.dpm_levels[i].value, in polaris10_populate_all_memory_levels() 1340 data->dpm_table.mclk_table.dpm_levels[0].value, in polaris10_populate_smc_acpi_level() 1501 hw_data->dpm_table.sclk_table.dpm_levels[i].value, in polaris10_program_memory_timing_parameters() 1502 hw_data->dpm_table.mclk_table.dpm_levels[j].value, in polaris10_program_memory_timing_parameters() [all …]
|
| A D | iceland_smumgr.c | 774 (uint8_t)dpm_table->pcie_speed_table.dpm_levels[i].value; in iceland_populate_smc_link_level() 776 (uint8_t)encode_pcie_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1); in iceland_populate_smc_link_level() 982 dpm_table->sclk_table.dpm_levels[i].value, in iceland_populate_all_graphic_levels() 1362 PP_ASSERT_WITH_CODE((0 != dpm_table->mclk_table.dpm_levels[i].value), in iceland_populate_all_memory_levels() 1364 result = iceland_populate_single_memory_level(hwmgr, dpm_table->mclk_table.dpm_levels[i].value, in iceland_populate_all_memory_levels() 1624 (hwmgr, data->dpm_table.sclk_table.dpm_levels[i].value, in iceland_program_memory_timing_parameters() 1625 data->dpm_table.mclk_table.dpm_levels[j].value, in iceland_program_memory_timing_parameters() 1764 data->dpm_table.mclk_table.dpm_levels[i].value, in iceland_convert_mc_reg_table_to_smc()
|
| A D | vegam_smumgr.c | 581 (uint8_t)dpm_table->pcie_speed_table.dpm_levels[i].value; in vegam_populate_smc_link_level() 583 dpm_table->pcie_speed_table.dpm_levels[i].param1); in vegam_populate_smc_link_level() 891 dpm_table->sclk_table.dpm_levels[i].value, in vegam_populate_all_graphic_levels() 1050 PP_ASSERT_WITH_CODE((0 != dpm_table->mclk_table.dpm_levels[i].value), in vegam_populate_all_memory_levels() 1054 dpm_table->mclk_table.dpm_levels[i].value, in vegam_populate_all_memory_levels() 1290 hw_data->dpm_table.sclk_table.dpm_levels[i].value, in vegam_program_memory_timing_parameters() 1291 hw_data->dpm_table.mclk_table.dpm_levels[j].value, in vegam_program_memory_timing_parameters()
|
| A D | ci_smumgr.c | 488 dpm_table->sclk_table.dpm_levels[i].value, in ci_populate_all_graphic_levels() 1007 (uint8_t)dpm_table->pcie_speed_table.dpm_levels[i].value; in ci_populate_smc_link_level() 1009 (uint8_t)encode_pcie_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1); in ci_populate_smc_link_level() 1317 PP_ASSERT_WITH_CODE((0 != dpm_table->mclk_table.dpm_levels[i].value), in ci_populate_all_memory_levels() 1319 result = ci_populate_single_memory_level(hwmgr, dpm_table->mclk_table.dpm_levels[i].value, in ci_populate_all_memory_levels() 1663 (hwmgr, data->dpm_table.sclk_table.dpm_levels[i].value, in ci_program_memory_timing_parameters() 1664 data->dpm_table.mclk_table.dpm_levels[j].value, in ci_program_memory_timing_parameters() 1799 data->dpm_table.mclk_table.dpm_levels[i].value, in ci_convert_mc_reg_table_to_smc()
|
| /linux/drivers/gpu/drm/amd/pm/swsmu/inc/ |
| A D | smu_v14_0.h | 80 struct smu_14_0_dpm_clk_level dpm_levels[MAX_DPM_LEVELS]; member
|
| A D | smu_v11_0.h | 93 struct smu_11_0_dpm_clk_level dpm_levels[MAX_DPM_LEVELS]; member
|
| A D | smu_v13_0.h | 81 struct smu_13_0_dpm_clk_level dpm_levels[MAX_DPM_LEVELS]; member
|