| /linux/drivers/gpu/drm/amd/amdgpu/ |
| A D | amdgpu_rlc.c | 111 dst_ptr = adev->gfx.rlc.sr_ptr; in amdgpu_gfx_rlc_init_sr() 134 adev->gfx.rlc.clear_state_size = dws = adev->gfx.rlc.funcs->get_csb_size(adev); in amdgpu_gfx_rlc_init_csb() 206 (adev->gfx.ce_fw->data + in amdgpu_gfx_rlc_setup_cp_table() 214 (adev->gfx.pfp_fw->data + in amdgpu_gfx_rlc_setup_cp_table() 222 (adev->gfx.me_fw->data + in amdgpu_gfx_rlc_setup_cp_table() 230 (adev->gfx.mec_fw->data + in amdgpu_gfx_rlc_setup_cp_table() 238 (adev->gfx.mec2_fw->data + in amdgpu_gfx_rlc_setup_cp_table() 324 adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i; in amdgpu_gfx_rlc_init_microcode_v2_0() 334 info->fw = adev->gfx.rlc_fw; in amdgpu_gfx_rlc_init_microcode_v2_0() 370 info->fw = adev->gfx.rlc_fw; in amdgpu_gfx_rlc_init_microcode_v2_1() [all …]
|
| A D | amdgpu_gfx.c | 218 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1; in amdgpu_gfx_compute_queue_acquire() 271 adev->gfx.num_gfx_rings = in amdgpu_gfx_graphics_queue_acquire() 921 if (!adev->gfx.ras) in amdgpu_gfx_ras_sw_init() 924 ras = adev->gfx.ras; in amdgpu_gfx_ras_sw_init() 951 if (adev->gfx.ras && adev->gfx.ras->poison_consumption_handler) in amdgpu_gfx_poison_consumption_handler() 969 if (adev->gfx.ras && adev->gfx.ras->ras_block.hw_ops && in amdgpu_gfx_process_ras_data_cb() 1002 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1; in amdgpu_gfx_ras_error_func() 1200 adev->gfx.me_fw->data; in amdgpu_gfx_cp_init_microcode() 1210 adev->gfx.me_fw->data; in amdgpu_gfx_cp_init_microcode() 1221 adev->gfx.me_fw->data; in amdgpu_gfx_cp_init_microcode() [all …]
|
| A D | gfx_v12_0.c | 1103 adev->gfx.me_fw->data; in gfx_v12_0_rlc_backdoor_autoload_copy_gfx_ucode() 1297 inst = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec * in gfx_v12_0_alloc_ip_dump() 1310 inst = adev->gfx.me.num_me * adev->gfx.me.num_pipe_per_me * in gfx_v12_0_alloc_ip_dump() 1352 adev->gfx.num_compute_rings = min(adev->gfx.num_compute_rings, in gfx_v12_0_sw_init() 1766 adev->gfx.rlc.funcs->get_csb_buffer(adev, adev->gfx.rlc.cs_ptr); in gfx_v12_0_init_csb() 1908 if (!adev->gfx.rlc_fw) in gfx_v12_0_rlc_load_microcode() 1978 adev->gfx.me_fw->data; in gfx_v12_0_config_gfx_rs64() 2101 adev->gfx.me_fw->data; in gfx_v12_0_set_me_ucode_start_addr() 2366 adev->gfx.me_fw->data; in gfx_v12_0_cp_gfx_load_me_microcode_rs64() 2505 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw) in gfx_v12_0_cp_gfx_load_microcode() [all …]
|
| A D | gfx_v11_0.c | 756 if (adev->gfx.imu.funcs && adev->gfx.imu.funcs->init_microcode) { in gfx_v11_0_init_microcode() 1514 inst = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec * in gfx_v11_0_alloc_ip_dump() 1527 inst = adev->gfx.me.num_me * adev->gfx.me.num_pipe_per_me * in gfx_v11_0_alloc_ip_dump() 2053 adev->gfx.rlc.funcs->get_csb_buffer(adev, adev->gfx.rlc.cs_ptr); in gfx_v11_0_init_csb() 2243 if (!adev->gfx.rlc_fw) in gfx_v11_0_rlc_load_microcode() 2566 adev->gfx.me_fw->data; in gfx_v11_0_config_me_cache_rs64() 2774 adev->gfx.me_fw->data; in gfx_v11_0_config_gfx_rs64() 3391 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw) in gfx_v11_0_cp_gfx_load_microcode() 3682 if (!adev->gfx.mec_fw) in gfx_v11_0_cp_compute_load_microcode() 3734 if (!adev->gfx.mec_fw) in gfx_v11_0_cp_compute_load_microcode_rs64() [all …]
|
| A D | gfx_v6_0.c | 387 memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array)); in gfx_v6_0_tiling_mode_table_init() 1669 adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes; in gfx_v6_0_constants_init() 1676 adev->gfx.config.num_gpus = 1; in gfx_v6_0_constants_init() 1936 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw) in gfx_v6_0_cp_gfx_load_microcode() 2066 ring = &adev->gfx.gfx_ring[0]; in gfx_v6_0_cp_gfx_resume() 2342 adev->gfx.rlc.reg_list_size = in gfx_v6_0_rlc_init() 2488 if (!adev->gfx.rlc_fw) in gfx_v6_0_rlc_resume() 3030 adev->gfx.xcc_mask = 1; in gfx_v6_0_early_init() 3073 ring = &adev->gfx.gfx_ring[i]; in gfx_v6_0_sw_init() 3077 &adev->gfx.eop_irq, in gfx_v6_0_sw_init() [all …]
|
| A D | gfx_v7_0.c | 2390 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw) in gfx_v7_0_cp_gfx_load_microcode() 2411 (adev->gfx.pfp_fw->data + in gfx_v7_0_cp_gfx_load_microcode() 2421 (adev->gfx.ce_fw->data + in gfx_v7_0_cp_gfx_load_microcode() 2431 (adev->gfx.me_fw->data + in gfx_v7_0_cp_gfx_load_microcode() 2653 if (!adev->gfx.mec_fw) in gfx_v7_0_cp_compute_load_microcode() 2677 if (!adev->gfx.mec2_fw) in gfx_v7_0_cp_compute_load_microcode() 2736 mec_hpd_size = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec in gfx_v7_0_mec_init() 3414 if (!adev->gfx.rlc_fw) in gfx_v7_0_rlc_resume() 4141 adev->gfx.xcc_mask = 1; in gfx_v7_0_early_init() 4258 adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes; in gfx_v7_0_gpu_early_init() [all …]
|
| A D | gfx_v8_0.c | 1087 adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i; in gfx_v8_0_init_microcode() 1126 adev->gfx.mec2_fw->data; in gfx_v8_0_init_microcode() 1133 adev->gfx.mec2_fw = NULL; in gfx_v8_0_init_microcode() 1146 info->fw = adev->gfx.me_fw; in gfx_v8_0_init_microcode() 1153 info->fw = adev->gfx.ce_fw; in gfx_v8_0_init_microcode() 1185 if (adev->gfx.mec2_fw) { in gfx_v8_0_init_microcode() 1800 adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes; in gfx_v8_0_gpu_early_init() 1912 adev->gfx.mec.num_mec = 2; in gfx_v8_0_sw_init() 1917 adev->gfx.mec.num_mec = 1; in gfx_v8_0_sw_init() 3864 adev->gfx.rlc.funcs->get_csb_buffer(adev, adev->gfx.rlc.cs_ptr); in gfx_v8_0_init_csb() [all …]
|
| A D | gfx_v9_0.c | 1546 adev->gfx.mec2_fw_version = adev->gfx.mec_fw_version; in gfx_v9_0_init_cp_compute_microcode() 1547 adev->gfx.mec2_feature_version = adev->gfx.mec_feature_version; in gfx_v9_0_init_cp_compute_microcode() 2189 inst = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec * in gfx_v9_0_alloc_ip_dump() 2310 if (adev->gfx.mcbp && adev->gfx.num_gfx_rings) { in gfx_v9_0_sw_init() 2329 r = amdgpu_ring_mux_init(&adev->gfx.muxer, &adev->gfx.gfx_ring[0], in gfx_v9_0_sw_init() 2406 if (adev->gfx.mcbp && adev->gfx.num_gfx_rings) { in gfx_v9_0_sw_fini() 2712 adev->gfx.rlc.funcs->get_csb_buffer(adev, adev->gfx.rlc.cs_ptr); in gfx_v9_0_init_csb() 3202 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw) in gfx_v9_0_cp_gfx_load_microcode() 5917 adev->gfx.me_fw_write_wait : adev->gfx.mec_fw_write_wait; in gfx_v9_0_ring_emit_reg_write_reg_wait() 7365 if (!adev->gfx.ip_dump_core || !adev->gfx.num_gfx_rings) in gfx_v9_ip_dump() [all …]
|
| A D | gfx_v9_4_3.c | 584 adev->gfx.mec2_fw_version = adev->gfx.mec_fw_version; in gfx_v9_4_3_init_cp_compute_microcode() 585 adev->gfx.mec2_feature_version = adev->gfx.mec_feature_version; in gfx_v9_4_3_init_cp_compute_microcode() 992 ring = &adev->gfx.compute_ring[xcc_id * adev->gfx.num_compute_rings + in gfx_v9_4_3_compute_ring_init() 1040 inst = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec * in gfx_v9_4_3_alloc_ip_dump() 1573 if (!adev->gfx.rlc_fw) in gfx_v9_4_3_xcc_rlc_load_microcode() 1728 if (!adev->gfx.mec_fw) in gfx_v9_4_3_xcc_cp_compute_load_microcode() 2217 ring = &adev->gfx.compute_ring[i + xcc_id * adev->gfx.num_compute_rings]; in gfx_v9_4_3_xcc_kcq_resume() 2547 if (adev->gfx.ras && in gfx_v9_4_3_late_init() 4612 num_inst = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec * in gfx_v9_4_3_ip_print() 4673 num_inst = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec * in gfx_v9_4_3_ip_dump() [all …]
|
| A D | amdgpu_dev_coredump.c | 88 adev->gfx.me_feature_version, adev->gfx.me_fw_version); in amdgpu_devcoredump_fw_info() 90 adev->gfx.pfp_feature_version, adev->gfx.pfp_fw_version); in amdgpu_devcoredump_fw_info() 92 adev->gfx.ce_feature_version, adev->gfx.ce_fw_version); in amdgpu_devcoredump_fw_info() 94 adev->gfx.rlc_feature_version, adev->gfx.rlc_fw_version); in amdgpu_devcoredump_fw_info() 98 adev->gfx.rlc_srlc_fw_version); in amdgpu_devcoredump_fw_info() 107 adev->gfx.rlcp_ucode_version); in amdgpu_devcoredump_fw_info() 110 adev->gfx.rlcv_ucode_version); in amdgpu_devcoredump_fw_info() 112 adev->gfx.mec_feature_version, adev->gfx.mec_fw_version); in amdgpu_devcoredump_fw_info() 114 if (adev->gfx.mec2_fw) in amdgpu_devcoredump_fw_info() 117 adev->gfx.mec2_fw_version); in amdgpu_devcoredump_fw_info() [all …]
|
| A D | gfx_v10_0.c | 4661 inst = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec * in gfx_v10_0_alloc_ip_dump() 4674 inst = adev->gfx.me.num_me * adev->gfx.me.num_pipe_per_me * in gfx_v10_0_alloc_ip_dump() 4995 num_sc = adev->gfx.config.max_shader_engines * adev->gfx.config.max_sh_per_se * in gfx_v10_0_init_pa_sc_tile_steering_override() 5295 adev->gfx.rlc.funcs->get_csb_buffer(adev, adev->gfx.rlc.cs_ptr); in gfx_v10_0_init_csb() 5382 if (!adev->gfx.rlc_fw) in gfx_v10_0_rlc_load_microcode() 5618 adev->gfx.ce_fw->data; in gfx_v10_0_rlc_backdoor_autoload_copy_gfx_ucode() 5628 adev->gfx.me_fw->data; in gfx_v10_0_rlc_backdoor_autoload_copy_gfx_ucode() 6035 adev->gfx.ce_fw->data; in gfx_v10_0_cp_gfx_load_ce_microcode() 6112 adev->gfx.me_fw->data; in gfx_v10_0_cp_gfx_load_me_microcode() 6183 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw) in gfx_v10_0_cp_gfx_load_microcode() [all …]
|
| A D | amdgpu_atomfirmware.c | 826 adev->gfx.config.max_cu_per_sh = gfx_info->v24.max_cu_per_sh; in amdgpu_atomfirmware_get_gfx_info() 827 adev->gfx.config.max_sh_per_se = gfx_info->v24.max_sh_per_se; in amdgpu_atomfirmware_get_gfx_info() 830 adev->gfx.config.max_gprs = le16_to_cpu(gfx_info->v24.gc_num_gprs); in amdgpu_atomfirmware_get_gfx_info() 831 adev->gfx.config.max_gs_threads = gfx_info->v24.gc_num_max_gs_thds; in amdgpu_atomfirmware_get_gfx_info() 833 adev->gfx.config.gs_prim_buffer_depth = in amdgpu_atomfirmware_get_gfx_info() 835 adev->gfx.config.double_offchip_lds_buf = in amdgpu_atomfirmware_get_gfx_info() 844 adev->gfx.config.max_cu_per_sh = gfx_info->v27.max_cu_per_sh; in amdgpu_atomfirmware_get_gfx_info() 845 adev->gfx.config.max_sh_per_se = gfx_info->v27.max_sh_per_se; in amdgpu_atomfirmware_get_gfx_info() 848 adev->gfx.config.max_gprs = le16_to_cpu(gfx_info->v27.gc_num_gprs); in amdgpu_atomfirmware_get_gfx_info() 865 adev->gfx.config.max_cu_per_sh = gfx_info->v30.max_cu_per_sh; in amdgpu_atomfirmware_get_gfx_info() [all …]
|
| A D | amdgpu_kms.c | 233 fw_info->ver = adev->gfx.me_fw_version; in amdgpu_firmware_info() 237 fw_info->ver = adev->gfx.pfp_fw_version; in amdgpu_firmware_info() 241 fw_info->ver = adev->gfx.ce_fw_version; in amdgpu_firmware_info() 245 fw_info->ver = adev->gfx.rlc_fw_version; in amdgpu_firmware_info() 270 fw_info->ver = adev->gfx.mec_fw_version; in amdgpu_firmware_info() 360 fw_info->ver = adev->gfx.imu_fw_version; in amdgpu_firmware_info() 390 if (adev->gfx.gfx_ring[i].sched.ready) in amdgpu_hw_ip_info() 879 adev->gfx.config.max_shader_engines; in amdgpu_info_ioctl() 884 if (adev->gfx.mcbp) in amdgpu_info_ioctl() 1351 if (adev->gfx.mcbp) { in amdgpu_driver_open_kms() [all …]
|
| A D | amdgpu_ucode.c | 888 ucode_addr = adev->gfx.rlc.save_restore_list_cntl; in amdgpu_ucode_init_single_fw() 892 ucode_addr = adev->gfx.rlc.save_restore_list_gpm; in amdgpu_ucode_init_single_fw() 896 ucode_addr = adev->gfx.rlc.save_restore_list_srm; in amdgpu_ucode_init_single_fw() 900 ucode_addr = adev->gfx.rlc.rlc_iram_ucode; in amdgpu_ucode_init_single_fw() 904 ucode_addr = adev->gfx.rlc.rlc_dram_ucode; in amdgpu_ucode_init_single_fw() 908 ucode_addr = adev->gfx.rlc.rlcp_ucode; in amdgpu_ucode_init_single_fw() 912 ucode_addr = adev->gfx.rlc.rlcv_ucode; in amdgpu_ucode_init_single_fw() 920 ucode_addr = adev->gfx.rlc.se0_tap_delays_ucode; in amdgpu_ucode_init_single_fw() 924 ucode_addr = adev->gfx.rlc.se1_tap_delays_ucode; in amdgpu_ucode_init_single_fw() 928 ucode_addr = adev->gfx.rlc.se2_tap_delays_ucode; in amdgpu_ucode_init_single_fw() [all …]
|
| A D | amdgpu_discovery.c | 712 adev->gfx.xcc_mask &= in amdgpu_discovery_read_from_harvest_table() 1002 harvest = ((1 << inst) & adev->gfx.xcc_mask) == 0; in amdgpu_discovery_get_harvest_info() 1293 adev->gfx.xcc_mask = 0; in amdgpu_discovery_reg_base_init() 1388 adev->gfx.xcc_mask |= in amdgpu_discovery_reg_base_init() 1529 adev->gfx.config.max_shader_engines = le32_to_cpu(gc_info->v1.gc_num_se); in amdgpu_discovery_get_gfx_info() 1535 adev->gfx.config.max_gprs = le32_to_cpu(gc_info->v1.gc_num_gprs); in amdgpu_discovery_get_gfx_info() 1543 adev->gfx.cu_info.lds_size = le32_to_cpu(gc_info->v1.gc_lds_size); in amdgpu_discovery_get_gfx_info() 1550 adev->gfx.config.gc_num_tcps = le32_to_cpu(gc_info->v1_1.gc_num_tcps); in amdgpu_discovery_get_gfx_info() 1569 adev->gfx.config.gc_tcc_size = le32_to_cpu(gc_info->v1_3.gc_tcc_size); in amdgpu_discovery_get_gfx_info() 1579 adev->gfx.config.max_gprs = le32_to_cpu(gc_info->v2.gc_num_gprs); in amdgpu_discovery_get_gfx_info() [all …]
|
| A D | imu_v11_0.c | 63 info->fw = adev->gfx.imu_fw; in imu_v11_0_init_microcode() 68 info->fw = adev->gfx.imu_fw; in imu_v11_0_init_microcode() 72 adev->gfx.imu_fw_version = le32_to_cpu(imu_hdr->header.ucode_version); in imu_v11_0_init_microcode() 79 amdgpu_ucode_release(&adev->gfx.imu_fw); in imu_v11_0_init_microcode() 91 if (!adev->gfx.imu_fw) in imu_v11_0_load_microcode() 94 hdr = (const struct imu_firmware_header_v1_0 *)adev->gfx.imu_fw->data; in imu_v11_0_load_microcode() 97 fw_data = (const __le32 *)(adev->gfx.imu_fw->data + in imu_v11_0_load_microcode() 106 WREG32_SOC15(GC, 0, regGFX_IMU_I_RAM_ADDR, adev->gfx.imu_fw_version); in imu_v11_0_load_microcode() 108 fw_data = (const __le32 *)(adev->gfx.imu_fw->data + in imu_v11_0_load_microcode() 118 WREG32_SOC15(GC, 0, regGFX_IMU_D_RAM_ADDR, adev->gfx.imu_fw_version); in imu_v11_0_load_microcode() [all …]
|
| A D | imu_v12_0.c | 55 adev->gfx.imu_fw_version = le32_to_cpu(imu_hdr->header.ucode_version); in imu_v12_0_init_microcode() 60 info->fw = adev->gfx.imu_fw; in imu_v12_0_init_microcode() 65 info->fw = adev->gfx.imu_fw; in imu_v12_0_init_microcode() 75 amdgpu_ucode_release(&adev->gfx.imu_fw); in imu_v12_0_init_microcode() 87 if (!adev->gfx.imu_fw) in imu_v12_0_load_microcode() 90 hdr = (const struct imu_firmware_header_v1_0 *)adev->gfx.imu_fw->data; in imu_v12_0_load_microcode() 92 fw_data = (const __le32 *)(adev->gfx.imu_fw->data + in imu_v12_0_load_microcode() 101 WREG32_SOC15(GC, 0, regGFX_IMU_I_RAM_ADDR, adev->gfx.imu_fw_version); in imu_v12_0_load_microcode() 103 fw_data = (const __le32 *)(adev->gfx.imu_fw->data + in imu_v12_0_load_microcode() 113 WREG32_SOC15(GC, 0, regGFX_IMU_D_RAM_ADDR, adev->gfx.imu_fw_version); in imu_v12_0_load_microcode() [all …]
|
| A D | amdgpu_debugfs.c | 433 if (adev->gfx.funcs->read_wave_data) in amdgpu_debugfs_gprwave_read() 438 if (adev->gfx.funcs->read_wave_vgprs) in amdgpu_debugfs_gprwave_read() 441 if (adev->gfx.funcs->read_wave_sgprs) in amdgpu_debugfs_gprwave_read() 897 config[no_regs++] = adev->gfx.config.max_cu_per_sh; in amdgpu_debugfs_gca_config_read() 901 config[no_regs++] = adev->gfx.config.max_gprs; in amdgpu_debugfs_gca_config_read() 913 config[no_regs++] = adev->gfx.config.num_gpus; in amdgpu_debugfs_gca_config_read() 917 config[no_regs++] = adev->gfx.config.num_rbs; in amdgpu_debugfs_gca_config_read() 1091 if (adev->gfx.funcs->read_wave_data) in amdgpu_debugfs_wave_read() 1185 if (adev->gfx.funcs->read_wave_vgprs) in amdgpu_debugfs_gpr_read() 1188 if (adev->gfx.funcs->read_wave_sgprs) in amdgpu_debugfs_gpr_read() [all …]
|
| A D | amdgpu_amdkfd.c | 194 adev->gfx.mec_bitmap[0].queue_bitmap, in amdgpu_amdkfd_device_init() 201 * adev->gfx.mec.num_pipe_per_mec in amdgpu_amdkfd_device_init() 202 * adev->gfx.mec.num_queue_per_pipe; in amdgpu_amdkfd_device_init() 419 return adev->gfx.pfp_fw_version; in amdgpu_amdkfd_get_fw_version() 422 return adev->gfx.me_fw_version; in amdgpu_amdkfd_get_fw_version() 425 return adev->gfx.ce_fw_version; in amdgpu_amdkfd_get_fw_version() 428 return adev->gfx.mec_fw_version; in amdgpu_amdkfd_get_fw_version() 431 return adev->gfx.mec2_fw_version; in amdgpu_amdkfd_get_fw_version() 434 return adev->gfx.rlc_fw_version; in amdgpu_amdkfd_get_fw_version() 488 if (adev->gfx.funcs->get_gpu_clock_counter) in amdgpu_amdkfd_get_gpu_clock_counter() [all …]
|
| /linux/drivers/gpu/drm/ci/xfails/ |
| A D | i915-amly-flakes.txt | 2 # Bug Report: https://lore.kernel.org/intel-gfx/af4ca4df-a3ef-4943-bdbf-4c3af2c333af@collabora.com/… 9 # Bug Report: https://lore.kernel.org/intel-gfx/af4ca4df-a3ef-4943-bdbf-4c3af2c333af@collabora.com/… 16 # Bug Report: https://lore.kernel.org/intel-gfx/af4ca4df-a3ef-4943-bdbf-4c3af2c333af@collabora.com/… 23 # Bug Report: https://lore.kernel.org/intel-gfx/af4ca4df-a3ef-4943-bdbf-4c3af2c333af@collabora.com/… 30 # Bug Report: https://lore.kernel.org/intel-gfx/af4ca4df-a3ef-4943-bdbf-4c3af2c333af@collabora.com/… 37 # Bug Report: https://lore.kernel.org/intel-gfx/af4ca4df-a3ef-4943-bdbf-4c3af2c333af@collabora.com/… 44 # Bug Report: https://lore.kernel.org/intel-gfx/af4ca4df-a3ef-4943-bdbf-4c3af2c333af@collabora.com/…
|
| /linux/Documentation/ABI/testing/ |
| A D | sysfs-driver-intel-i915-hwmon | 4 Contact: intel-gfx@lists.freedesktop.org 12 Contact: intel-gfx@lists.freedesktop.org 26 Contact: intel-gfx@lists.freedesktop.org 34 Contact: intel-gfx@lists.freedesktop.org 43 Contact: intel-gfx@lists.freedesktop.org 56 Contact: intel-gfx@lists.freedesktop.org 69 Contact: intel-gfx@lists.freedesktop.org 82 Contact: intel-gfx@lists.freedesktop.org
|
| /linux/drivers/pmdomain/qcom/ |
| A D | rpmhpd.c | 244 [SA8775P_GFX] = &gfx, 266 [SDM670_GFX] = &gfx, 284 [SDM845_GFX] = &gfx, 342 [SM6350_GFX] = &gfx, 358 [RPMHPD_GFX] = &gfx, 376 [SM8150_GFX] = &gfx, 411 [RPMHPD_GFX] = &gfx, 430 [RPMHPD_GFX] = &gfx, 452 [RPMHPD_GFX] = &gfx, 474 [RPMHPD_GFX] = &gfx, [all …]
|
| /linux/drivers/gpu/drm/amd/amdkfd/ |
| A D | kfd_crat.c | 1431 if (adev->gfx.config.gc_tcp_l1_size) { in kfd_fill_gpu_cache_info_from_gfx_config() 1444 adev->gfx.config.gc_l1_instruction_cache_size_per_sqc; in kfd_fill_gpu_cache_info_from_gfx_config() 1454 if (adev->gfx.config.gc_l1_data_cache_size_per_sqc) { in kfd_fill_gpu_cache_info_from_gfx_config() 1465 if (adev->gfx.config.gc_gl1c_per_sa && in kfd_fill_gpu_cache_info_from_gfx_config() 1466 adev->gfx.config.gc_gl1c_size_per_instance) { in kfd_fill_gpu_cache_info_from_gfx_config() 1468 adev->gfx.config.gc_gl1c_size_per_instance; in kfd_fill_gpu_cache_info_from_gfx_config() 1478 if (adev->gfx.config.gc_gl2c_per_gpu) { in kfd_fill_gpu_cache_info_from_gfx_config() 1509 if (adev->gfx.config.gc_tcp_size_per_cu) { in kfd_fill_gpu_cache_info_from_gfx_config_v2() 1521 adev->gfx.config.gc_l1_instruction_cache_size_per_sqc; in kfd_fill_gpu_cache_info_from_gfx_config_v2() 1530 if (adev->gfx.config.gc_l1_data_cache_size_per_sqc) { in kfd_fill_gpu_cache_info_from_gfx_config_v2() [all …]
|
| /linux/Documentation/devicetree/bindings/gpu/ |
| A D | aspeed-gfx.txt | 6 + aspeed,ast2500-gfx 7 + aspeed,ast2400-gfx 26 gfx: display@1e6e6000 { 27 compatible = "aspeed,ast2500-gfx", "syscon";
|
| /linux/Documentation/devicetree/bindings/mfd/ |
| A D | aspeed-gfx.txt | 8 - compatible: "aspeed,ast2500-gfx", "syscon" 14 gfx: display@1e6e6000 { 15 compatible = "aspeed,ast2500-gfx", "syscon";
|