| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn201/ |
| A D | dcn201_optc.c | 32 optc1->tg_regs->reg 35 optc1->base.ctx 39 optc1->tg_shift->field_name, optc1->tg_mask->field_name 103 if (h_blank < optc1->min_h_blank) in optc201_validate_timing() 110 min_v_blank = timing->flags.INTERLACE?optc1->min_v_blank_interlace:optc1->min_v_blank; in optc201_validate_timing() 189 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn201_timing_generator_init() 190 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn201_timing_generator_init() 192 optc1->min_h_blank = 32; in dcn201_timing_generator_init() 193 optc1->min_v_blank = 3; in dcn201_timing_generator_init() 195 optc1->min_h_sync_width = 8; in dcn201_timing_generator_init() [all …]
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn20/ |
| A D | dcn20_optc.c | 31 optc1->tg_regs->reg 34 optc1->base.ctx 38 optc1->tg_shift->field_name, optc1->tg_mask->field_name 178 optc1->opp_count = 1; in optc2_set_odm_bypass() 217 optc1->opp_count = opp_cnt; in optc2_set_odm_combine() 571 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn20_timing_generator_init() 572 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn20_timing_generator_init() 574 optc1->min_h_blank = 32; in dcn20_timing_generator_init() 575 optc1->min_v_blank = 3; in dcn20_timing_generator_init() 576 optc1->min_v_blank_interlace = 5; in dcn20_timing_generator_init() [all …]
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn10/ |
| A D | dcn10_optc.c | 33 optc1->tg_regs->reg 36 optc1->base.ctx 40 optc1->tg_shift->field_name, optc1->tg_mask->field_name 179 optc1->signal = signal; in optc1_program_timing() 321 if (optc1->opp_count == 4) in optc1_program_timing() 638 min_v_blank = timing->flags.INTERLACE?optc1->min_v_blank_interlace:optc1->min_v_blank; in optc1_validate_timing() 1622 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn10_timing_generator_init() 1623 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn10_timing_generator_init() 1625 optc1->min_h_blank = 32; in dcn10_timing_generator_init() 1626 optc1->min_v_blank = 3; in dcn10_timing_generator_init() [all …]
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn30/ |
| A D | dcn30_optc.c | 36 optc1->tg_regs->reg 39 optc1->base.ctx 43 optc1->tg_shift->field_name, optc1->tg_mask->field_name 215 optc1->opp_count = 1; in optc3_set_odm_bypass() 271 optc1->opp_count = opp_cnt; in optc3_set_odm_combine() 384 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn30_timing_generator_init() 385 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn30_timing_generator_init() 387 optc1->min_h_blank = 32; in dcn30_timing_generator_init() 388 optc1->min_v_blank = 3; in dcn30_timing_generator_init() 390 optc1->min_h_sync_width = 4; in dcn30_timing_generator_init() [all …]
|
| A D | dcn30_optc.h | 324 void dcn30_timing_generator_init(struct optc *optc1);
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn314/ |
| A D | dcn314_optc.c | 36 optc1->tg_regs->reg 39 optc1->base.ctx 43 optc1->tg_shift->field_name, optc1->tg_mask->field_name 102 optc1->opp_count = opp_cnt; in optc314_set_odm_combine() 183 optc1->opp_count = 1; in optc314_set_odm_bypass() 264 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn314_timing_generator_init() 265 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn314_timing_generator_init() 267 optc1->min_h_blank = 32; in dcn314_timing_generator_init() 268 optc1->min_v_blank = 3; in dcn314_timing_generator_init() 270 optc1->min_h_sync_width = 4; in dcn314_timing_generator_init() [all …]
|
| A D | dcn314_optc.h | 253 void dcn314_timing_generator_init(struct optc *optc1);
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn401/ |
| A D | dcn401_optc.c | 15 optc1->tg_regs->reg 18 optc1->base.ctx 22 optc1->tg_shift->field_name, optc1->tg_mask->field_name 162 optc1->opp_count = opp_cnt; in optc401_set_odm_combine() 282 optc1->opp_count = 1; in optc401_set_odm_bypass() 503 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn401_timing_generator_init() 504 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn401_timing_generator_init() 506 optc1->min_h_blank = 32; in dcn401_timing_generator_init() 507 optc1->min_v_blank = 3; in dcn401_timing_generator_init() 509 optc1->min_h_sync_width = 4; in dcn401_timing_generator_init() [all …]
|
| A D | dcn401_optc.h | 164 void dcn401_timing_generator_init(struct optc *optc1);
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn32/ |
| A D | dcn32_optc.c | 36 optc1->tg_regs->reg 39 optc1->base.ctx 43 optc1->tg_shift->field_name, optc1->tg_mask->field_name 97 optc1->opp_count = opp_cnt; in optc32_set_odm_combine() 247 optc1->opp_count = 1; in optc32_set_odm_bypass() 383 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn32_timing_generator_init() 384 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn32_timing_generator_init() 386 optc1->min_h_blank = 32; in dcn32_timing_generator_init() 387 optc1->min_v_blank = 3; in dcn32_timing_generator_init() 389 optc1->min_h_sync_width = 4; in dcn32_timing_generator_init() [all …]
|
| A D | dcn32_optc.h | 182 void dcn32_timing_generator_init(struct optc *optc1);
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn31/ |
| A D | dcn31_optc.c | 34 optc1->tg_regs->reg 37 optc1->base.ctx 41 optc1->tg_shift->field_name, optc1->tg_mask->field_name 89 optc1->opp_count = opp_cnt; in optc31_set_odm_combine() 245 optc1->opp_count = 1; in optc3_init_odm() 315 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn31_timing_generator_init() 316 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn31_timing_generator_init() 318 optc1->min_h_blank = 32; in dcn31_timing_generator_init() 319 optc1->min_v_blank = 3; in dcn31_timing_generator_init() 321 optc1->min_h_sync_width = 4; in dcn31_timing_generator_init() [all …]
|
| A D | dcn31_optc.h | 259 void dcn31_timing_generator_init(struct optc *optc1);
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn301/ |
| A D | dcn301_optc.c | 36 optc1->tg_regs->reg 39 optc1->base.ctx 43 optc1->tg_shift->field_name, optc1->tg_mask->field_name 176 optc1->base.funcs = &dcn30_tg_funcs; in dcn301_timing_generator_init() 178 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn301_timing_generator_init() 179 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn301_timing_generator_init() 181 optc1->min_h_blank = 32; in dcn301_timing_generator_init() 182 optc1->min_v_blank = 3; in dcn301_timing_generator_init() 183 optc1->min_v_blank_interlace = 5; in dcn301_timing_generator_init() 184 optc1->min_h_sync_width = 4; in dcn301_timing_generator_init() [all …]
|
| A D | dcn301_optc.h | 32 void dcn301_timing_generator_init(struct optc *optc1);
|
| /linux/drivers/gpu/drm/amd/display/dc/optc/dcn35/ |
| A D | dcn35_optc.c | 38 optc1->tg_regs->reg 41 optc1->base.ctx 45 optc1->tg_shift->field_name, optc1->tg_mask->field_name 109 optc1->opp_count = opp_cnt; in optc35_set_odm_combine() 203 if (optc1->base.ctx->dc->debug.otg_crc_db && optc1->tg_mask->OTG_CRC_WINDOW_DB_EN != 0) { in optc35_configure_crc() 448 optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1; in dcn35_timing_generator_init() 449 optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1; in dcn35_timing_generator_init() 451 optc1->min_h_blank = 32; in dcn35_timing_generator_init() 452 optc1->min_v_blank = 3; in dcn35_timing_generator_init() 454 optc1->min_h_sync_width = 4; in dcn35_timing_generator_init() [all …]
|
| A D | dcn35_optc.h | 72 void dcn35_timing_generator_init(struct optc *optc1); 74 void dcn35_timing_generator_set_fgcg(struct optc *optc1, bool enable);
|
| /linux/drivers/gpu/drm/amd/display/dc/dml/dcn30/ |
| A D | dcn30_fpu.c | 37 optc1->tg_regs->reg 40 optc1->base.ctx 44 optc1->tg_shift->field_name, optc1->tg_mask->field_name 184 struct optc *optc1 = DCN10TG_FROM_TG(optc); in optc3_fpu_set_vrr_m_const() local
|
| /linux/drivers/gpu/drm/amd/display/dc/inc/hw/ |
| A D | optc.h | 101 void optc1_read_otg_state(struct optc *optc1, struct dcn_otg_state *s);
|