| /linux/drivers/gpu/drm/amd/display/dc/hwss/dce/ |
| A D | dce_hwseq.c | 177 unsigned int tg_inst) in dce_crtc_switch_to_clk_src() argument 180 REG_UPDATE(PIXEL_RATE_CNTL[tg_inst], in dce_crtc_switch_to_clk_src() 186 REG_UPDATE_2(PHYPLL_PIXEL_RATE_CNTL[tg_inst], in dce_crtc_switch_to_clk_src() 190 REG_UPDATE(PIXEL_RATE_CNTL[tg_inst], in dce_crtc_switch_to_clk_src() 196 REG_UPDATE_2(PIXEL_RATE_CNTL[tg_inst], in dce_crtc_switch_to_clk_src() 200 if (REG(PHYPLL_PIXEL_RATE_CNTL[tg_inst])) in dce_crtc_switch_to_clk_src() 201 REG_UPDATE(PHYPLL_PIXEL_RATE_CNTL[tg_inst], in dce_crtc_switch_to_clk_src() 205 clk_src->id, tg_inst); in dce_crtc_switch_to_clk_src()
|
| A D | dce_hwseq.h | 1291 unsigned int tg_inst);
|
| /linux/drivers/gpu/drm/amd/display/dc/ |
| A D | dc_dmub_srv.h | 86 void dc_dmub_srv_drr_update_cmd(struct dc *dc, uint32_t tg_inst, uint32_t vtotal_min, uint32_t vtot… 88 void dc_dmub_srv_set_drr_manual_trigger_cmd(struct dc *dc, uint32_t tg_inst); 200 uint32_t tg_inst,
|
| A D | dc_dmub_srv.c | 362 void dc_dmub_srv_drr_update_cmd(struct dc *dc, uint32_t tg_inst, uint32_t vtotal_min, uint32_t vtot… in dc_dmub_srv_drr_update_cmd() argument 370 cmd.drr_update.dmub_optc_state_req.tg_inst = tg_inst; in dc_dmub_srv_drr_update_cmd() 378 void dc_dmub_srv_set_drr_manual_trigger_cmd(struct dc *dc, uint32_t tg_inst) in dc_dmub_srv_set_drr_manual_trigger_cmd() argument 384 cmd.drr_update.dmub_optc_state_req.tg_inst = tg_inst; in dc_dmub_srv_set_drr_manual_trigger_cmd() 1744 uint32_t tg_inst, in dc_dmub_srv_fams2_drr_update() argument 1755 cmd.fams2_drr_update.dmub_optc_state_req.tg_inst = tg_inst; in dc_dmub_srv_fams2_drr_update()
|
| /linux/drivers/gpu/drm/amd/display/dc/virtual/ |
| A D | virtual_stream_encoder.c | 93 int tg_inst) in virtual_dig_connect_to_otg() argument 98 int tg_inst, in virtual_setup_stereo_sync() argument
|
| /linux/drivers/gpu/drm/amd/display/dc/dce/ |
| A D | dce_stream_encoder.c | 1489 int tg_inst, bool enable) in setup_stereo_sync() argument 1492 REG_UPDATE(DIG_FE_CNTL, DIG_STEREOSYNC_SELECT, tg_inst); in setup_stereo_sync() 1498 int tg_inst) in dig_connect_to_otg() argument 1502 REG_UPDATE(DIG_FE_CNTL, DIG_SOURCE_SELECT, tg_inst); in dig_connect_to_otg() 1508 uint32_t tg_inst = 0; in dig_source_otg() local 1511 REG_GET(DIG_FE_CNTL, DIG_SOURCE_SELECT, &tg_inst); in dig_source_otg() 1513 return tg_inst; in dig_source_otg()
|
| /linux/drivers/gpu/drm/amd/display/dc/dio/dcn10/ |
| A D | dcn10_stream_encoder.c | 1483 int tg_inst, bool enable) in enc1_setup_stereo_sync() argument 1486 REG_UPDATE(DIG_FE_CNTL, DIG_STEREOSYNC_SELECT, tg_inst); in enc1_setup_stereo_sync() 1492 int tg_inst) in enc1_dig_connect_to_otg() argument 1496 REG_UPDATE(DIG_FE_CNTL, DIG_SOURCE_SELECT, tg_inst); in enc1_dig_connect_to_otg() 1502 uint32_t tg_inst = 0; in enc1_dig_source_otg() local 1505 REG_GET(DIG_FE_CNTL, DIG_SOURCE_SELECT, &tg_inst); in enc1_dig_source_otg() 1507 return tg_inst; in enc1_dig_source_otg()
|
| A D | dcn10_stream_encoder.h | 687 int tg_inst, bool enable); 719 int tg_inst);
|
| /linux/drivers/gpu/drm/amd/display/dc/inc/hw/ |
| A D | stream_encoder.h | 216 int tg_inst, 224 int tg_inst);
|
| /linux/drivers/gpu/drm/amd/display/dc/core/ |
| A D | dc_resource.c | 3417 unsigned int i, inst, tg_inst = 0; in acquire_resource_from_hw_enabled_state() local 3432 tg_inst = pool->stream_enc[i]->funcs->dig_source_otg( in acquire_resource_from_hw_enabled_state() 3442 if (tg_inst >= pool->timing_generator_count) in acquire_resource_from_hw_enabled_state() 3445 if (!res_ctx->pipe_ctx[tg_inst].stream) { in acquire_resource_from_hw_enabled_state() 3446 struct pipe_ctx *pipe_ctx = &res_ctx->pipe_ctx[tg_inst]; in acquire_resource_from_hw_enabled_state() 3448 pipe_ctx->stream_res.tg = pool->timing_generators[tg_inst]; in acquire_resource_from_hw_enabled_state() 3449 id_src[0] = tg_inst; in acquire_resource_from_hw_enabled_state() 3456 id_src[0] = tg_inst; in acquire_resource_from_hw_enabled_state() 3467 pipe_ctx->stream_res.tg = pool->timing_generators[tg_inst]; in acquire_resource_from_hw_enabled_state() 3617 int tg_inst = pool->timing_generator_count - 1; in acquire_otg_master_pipe_for_stream() local [all …]
|
| A D | dc.c | 1324 unsigned int enc_inst, tg_inst = 0; in disable_vbios_mode_if_required() local 1331 tg_inst = dc->res_pool->stream_enc[j]->funcs->dig_source_otg( in disable_vbios_mode_if_required() 1339 tg_inst, &pix_clk_100hz); in disable_vbios_mode_if_required() 1651 unsigned int i, enc_inst, tg_inst = 0; in dc_validate_boot_timing() local 1675 tg_inst = dc->res_pool->stream_enc[i]->funcs->dig_source_otg( in dc_validate_boot_timing() 1685 if (tg_inst >= dc->res_pool->timing_generator_count) in dc_validate_boot_timing() 1688 if (tg_inst != link->link_enc->preferred_engine) in dc_validate_boot_timing() 1691 tg = dc->res_pool->timing_generators[tg_inst]; in dc_validate_boot_timing() 1746 tg_inst, &pix_clk_100hz); in dc_validate_boot_timing()
|
| /linux/drivers/gpu/drm/amd/display/dmub/inc/ |
| A D | dmub_cmd.h | 1683 uint8_t tg_inst; member 4825 uint32_t tg_inst; member
|