Home
last modified time | relevance | path

Searched refs:vulp (Results 1 – 10 of 10) sorted by relevance

/linux/arch/alpha/kernel/
A Dcore_t2.c227 *(vulp)T2_HAE_3 = t2_cfg; in conf_read()
336 *(vulp)T2_WMASK1 = temp; in t2_direct_map_window1()
337 *(vulp)T2_TBASE1 = 0; in t2_direct_map_window1()
341 __func__, *(vulp)T2_WBASE1, *(vulp)T2_WMASK1, *(vulp)T2_TBASE1); in t2_direct_map_window1()
360 *(vulp)T2_WMASK2 = temp; in t2_sg_map_window2()
368 __func__, *(vulp)T2_WBASE2, *(vulp)T2_WMASK2, *(vulp)T2_TBASE2); in t2_sg_map_window2()
383 *(vulp)T2_WBASE1, *(vulp)T2_WMASK1, *(vulp)T2_TBASE1); in t2_save_configuration()
385 *(vulp)T2_WBASE2, *(vulp)T2_WMASK2, *(vulp)T2_TBASE2); in t2_save_configuration()
421 temp = *(vulp)T2_IOCSR; in t2_init_arch()
540 *(vulp)T2_CERR1 |= *(vulp)T2_CERR1; in t2_clear_errors()
[all …]
A Dirq_pyxis.c27 *(vulp)PYXIS_INT_MASK = mask; in pyxis_update_irq_hw()
29 *(vulp)PYXIS_INT_MASK; in pyxis_update_irq_hw()
51 *(vulp)PYXIS_INT_MASK = mask; in pyxis_mask_and_ack_irq()
54 *(vulp)PYXIS_INT_REQ = bit; in pyxis_mask_and_ack_irq()
57 *(vulp)PYXIS_INT_MASK; in pyxis_mask_and_ack_irq()
74 pld = *(vulp)PYXIS_INT_REQ; in pyxis_device_interrupt()
96 *(vulp)PYXIS_INT_MASK = 0; /* disable all */ in init_pyxis_irqs()
97 *(vulp)PYXIS_INT_REQ = -1; /* flush all */ in init_pyxis_irqs()
A Dsys_ruffian.c39 *(vulp)PYXIS_INT_HILO = 0x000000c0UL; mb(); in ruffian_init_irq()
40 *(vulp)PYXIS_INT_CNFG = 0x00002064UL; mb(); /* all clear */ in ruffian_init_irq()
189 bank = *(vulp)bank_addr; in ruffian_get_bank_size()
A Dsys_miata.c69 *(vulp)PYXIS_INT_HILO = 0x000000B2UL; mb(); /* ISA/NMI HI */ in miata_init_irq()
70 *(vulp)PYXIS_RT_COUNT = 0UL; mb(); /* clear count */ in miata_init_irq()
A Dproto.h12 #define vulp volatile unsigned long * macro
A Dcore_cia.c799 pyxis_cc = *(vulp)PYXIS_RT_COUNT; in pyxis_init_arch()
800 do { } while(*(vulp)PYXIS_RT_COUNT - pyxis_cc < 4096); in pyxis_init_arch()
A Dsetup.c1245 sc_ctl = *(vulp) phys_to_virt (0xfffff000a8UL); in determine_cpu_caches()
1278 cbox_config = *(vulp) phys_to_virt (0xfffff00008UL); in determine_cpu_caches()
/linux/arch/alpha/include/asm/
A Dcore_mcpcia.h251 #define vulp volatile unsigned long __force * macro
346 return *(vulp)addr; in mcpcia_ioread64()
356 *(vulp)addr = b; in mcpcia_iowrite64()
386 #undef vulp
A Dcore_cia.h343 #define vulp volatile unsigned long __force * macro
428 return *(vulp)addr; in cia_ioread64()
436 *(vulp)addr = b; in cia_iowrite64()
483 #undef vulp
A Dcore_t2.h355 #define vulp volatile unsigned long * macro
400 return *(vulp) ((addr << 5) + T2_IO + 0x18); in t2_inq()
405 *(vulp) ((addr << 5) + T2_IO + 0x18) = b; in t2_outq()
603 #undef vulp

Completed in 24 milliseconds