| /linux/drivers/gpu/drm/v3d/ |
| A D | v3d_mmu.c | 38 ret = wait_for(!(V3D_READ(V3D_MMU_CTL) & in v3d_mmu_flush_all() 50 ret = wait_for(!(V3D_READ(V3D_MMU_CTL) & in v3d_mmu_flush_all() 57 ret = wait_for(!(V3D_READ(V3D_MMUC_CONTROL) & in v3d_mmu_flush_all()
|
| A D | v3d_gem.c | 50 if (wait_for((V3D_CORE_READ(core, V3D_GMP_STATUS(v3d->ver)) & in v3d_idle_axi() 66 if (wait_for((V3D_GCA_READ(V3D_GCA_SAFE_SHUTDOWN_ACK) & in v3d_idle_gca() 197 if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) & in v3d_clean_caches() 207 if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) & in v3d_clean_caches()
|
| A D | v3d_drv.h | 488 #define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000) macro
|
| /linux/drivers/mmc/host/ |
| A D | sh_mmcif.c | 232 enum sh_mmcif_wait_for wait_for; member 587 host->state, host->wait_for); in sh_mmcif_error_manage() 591 host->state, host->wait_for); in sh_mmcif_error_manage() 595 host->state, host->wait_for); in sh_mmcif_error_manage() 612 host->wait_for = MMCIF_WAIT_FOR_READ; in sh_mmcif_single_read() 981 host->wait_for = MMCIF_WAIT_FOR_CMD; in sh_mmcif_start_cmd() 1004 host->wait_for = MMCIF_WAIT_FOR_STOP; in sh_mmcif_stop_cmd() 1224 wait_work = host->wait_for; in sh_mmcif_irqt() 1234 host->state, host->wait_for); in sh_mmcif_irqt() 1376 host->wait_for, mrq->cmd->opcode); in sh_mmcif_timeout_work() [all …]
|
| /linux/fs/netfs/ |
| A D | fscache_cookie.c | 383 struct fscache_cookie *wait_for) in fscache_wait_on_collision() argument 385 enum fscache_cookie_state *statep = &wait_for->state; in fscache_wait_on_collision() 387 wait_var_event_timeout(statep, fscache_cookie_is_dropped(wait_for), in fscache_wait_on_collision() 389 if (!fscache_cookie_is_dropped(wait_for)) { in fscache_wait_on_collision() 391 candidate->debug_id, wait_for->debug_id); in fscache_wait_on_collision() 392 wait_var_event(statep, fscache_cookie_is_dropped(wait_for)); in fscache_wait_on_collision() 403 struct fscache_cookie *cursor, *wait_for = NULL; in fscache_hash_cookie() local 416 wait_for = fscache_get_cookie(cursor, in fscache_hash_cookie() 428 if (wait_for) { in fscache_hash_cookie() 429 fscache_wait_on_collision(candidate, wait_for); in fscache_hash_cookie() [all …]
|
| /linux/tools/testing/selftests/net/tcp_ao/ |
| A D | rst.c | 194 ssize_t wait_for, time_t sec) in test_wait_fds() argument 244 wait_for--; in test_wait_fds() 249 wait_for--; in test_wait_fds() 252 } while (wait_for > 0); in test_wait_fds()
|
| /linux/drivers/gpu/drm/gma500/ |
| A D | intel_gmbus.c | 53 #define wait_for(COND, MS) _wait_for(COND, MS, 1) macro 279 if (wait_for(GMBUS_REG_READ(GMBUS2 + reg_offset) & in gmbus_xfer() 308 if (wait_for(GMBUS_REG_READ(GMBUS2 + reg_offset) & in gmbus_xfer() 325 …if (i + 1 < num && wait_for(GMBUS_REG_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_WAIT_PH… in gmbus_xfer()
|
| A D | cdv_intel_display.c | 127 #define wait_for(COND, MS) _wait_for(COND, MS, 1) macro 134 ret = wait_for((REG_READ(SB_PCKT) & SB_BUSY) == 0, 1000); in cdv_sb_read() 146 ret = wait_for((REG_READ(SB_PCKT) & SB_BUSY) == 0, 1000); in cdv_sb_read() 169 ret = wait_for((REG_READ(SB_PCKT) & SB_BUSY) == 0, 1000); in cdv_sb_write() 182 ret = wait_for((REG_READ(SB_PCKT) & SB_BUSY) == 0, 1000); in cdv_sb_write()
|
| A D | cdv_intel_dp.c | 246 #define wait_for(COND, MS) _wait_for(COND, MS, 1) macro 428 if (wait_for(((REG_READ(PP_STATUS) & idle_on_mask) == idle_on_mask), 1000)) { in cdv_intel_edp_panel_on() 462 if (wait_for((REG_READ(PP_STATUS) & idle_off_mask) == 0, 1000)) { in cdv_intel_edp_panel_off()
|
| /linux/drivers/gpu/drm/i915/gt/uc/ |
| A D | intel_gsc_uc_heci_cmd_submit.c | 89 if (wait_for(i915_request_started(rq), GSC_HECI_REPLY_LATENCY_MS)) in intel_gsc_uc_heci_cmd_submit_packet() 202 if (wait_for(i915_request_started(rq), GSC_HECI_REPLY_LATENCY_MS)) in intel_gsc_uc_heci_cmd_submit_nonpriv()
|
| A D | intel_gsc_proxy.c | 150 err = wait_for(*marker != 0, 300); in proxy_send_to_gsc() 266 err = wait_for(gsc->proxy.component, GSC_PROXY_INIT_TIMEOUT_MS); in intel_gsc_proxy_request_handler()
|
| A D | intel_guc_fw.c | 191 ret = wait_for(guc_load_done(uncore, &status, &success), 1000); in guc_wait_ucode()
|
| A D | selftest_guc.c | 362 ret = wait_for(gt->uc.guc.fast_response_selftest != 1 || i915_request_completed(rq), in intel_guc_fast_request()
|
| /linux/drivers/gpu/drm/i915/selftests/ |
| A D | i915_selftest.c | 152 if (need_to_wait && wait_for(!__gsc_proxy_init_progressing(&i915->media_gt->uc.gsc), in __wait_gsc_proxy_completed() 177 wait_for(i915_sw_fence_done(&huc->delayed_load.fence), timeout_ms)) in __wait_gsc_huc_load_completed()
|
| A D | igt_spinner.c | 261 wait_for(i915_seqno_passed(hws_seqno(spin, rq), in igt_wait_for_spinner()
|
| A D | intel_uncore.c | 262 if (wait_for(readl(reg) == 0, 100)) { in live_forcewake_ops()
|
| A D | i915_request.c | 2059 if (wait_for(READ_ONCE(*sema) == 0, 50)) { in measure_semaphore_response() 2070 if (wait_for(READ_ONCE(*sema) == 0, 50)) { in measure_semaphore_response() 2204 if (i > 1 && wait_for(READ_ONCE(sema[i - 1]), 500)) { in measure_busy_dispatch() 2218 wait_for(READ_ONCE(sema[i - 1]), 500); in measure_busy_dispatch() 2501 if (wait_for(READ_ONCE(sema[2 * i]) == -1, 500)) { in measure_preemption() 2529 if (wait_for(READ_ONCE(sema[2 * i - 2]) != -1, 500)) { in measure_preemption() 2616 if (wait_for(READ_ONCE(sema[i]) == -1, 50)) { in measure_completion()
|
| /linux/drivers/gpu/drm/i915/gt/ |
| A D | intel_gt_mcr.c | 356 err = wait_for(intel_uncore_read_fw(gt->uncore, in intel_gt_mcr_lock() 866 ret = wait_for(done, slow_timeout_ms); in intel_gt_mcr_wait_for_reg()
|
| A D | selftest_rps.c | 192 if (wait_for(!intel_rps_set(rps, freq), 50)) { in rps_set_check() 289 if (wait_for(intel_uncore_read_fw(gt->uncore, in live_rps_clock_interval() 667 if (wait_for(intel_uncore_read(engine->uncore, CS_GPR(0)), in live_rps_frequency_cs() 806 if (wait_for(READ_ONCE(*cntr), 10)) { in live_rps_frequency_srm()
|
| A D | selftest_tlb.c | 173 if (wait_for(i915_request_completed(rq), HZ / 2)) { in pte_tlbinv()
|
| /linux/drivers/gpu/drm/i915/ |
| A D | i915_utils.h | 270 #define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000) macro
|
| /linux/drivers/gpu/drm/i915/display/ |
| A D | intel_display_power_well.c | 321 wait_for((disabled = !(intel_de_read(dev_priv, regs->driver) & in hsw_wait_for_power_well_disable() 537 if (wait_for(intel_dkl_phy_read(dev_priv, DKL_CMN_UC_DW_27(tc_port)) & in icl_tc_phy_aux_power_well_enable() 1105 if (wait_for(COND, 100)) in vlv_set_power_well() 1697 if (wait_for(COND, 100)) in chv_set_pipe_power_well()
|
| A D | intel_vblank.c | 494 if (wait_for(pipe_scanline_is_moving(display, pipe) == state, 100)) in wait_for_pipe_scanline_moving()
|
| /linux/drivers/gpu/drm/i915/pxp/ |
| A D | intel_pxp.c | 408 if (wait_for(pxp_fw_dependencies_completed(pxp), timeout_ms)) in intel_pxp_get_readiness_status()
|
| /linux/drivers/gpu/drm/vc4/ |
| A D | vc4_hdmi.c | 663 ret = wait_for(!(HDMI_READ(HDMI_RAM_PACKET_STATUS) & in vc4_hdmi_stop_packet() 740 ret = wait_for((HDMI_READ(HDMI_RAM_PACKET_STATUS) & in vc4_hdmi_write_infoframe() 1416 ret = wait_for(HDMI_READ(HDMI_FIFO_CTL) & in vc4_hdmi_recenter_fifo() 1610 ret = wait_for(HDMI_READ(HDMI_SCHEDULER_CONTROL) & in vc4_hdmi_encoder_post_crtc_enable() 1624 ret = wait_for(!(HDMI_READ(HDMI_SCHEDULER_CONTROL) & in vc4_hdmi_encoder_post_crtc_enable()
|