Home
last modified time | relevance | path

Searched refs:writeq_relaxed (Results 1 – 25 of 52) sorted by relevance

123

/linux/drivers/net/ethernet/cavium/thunder/
A Dthunder_xcv.c72 writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); in xcv_init_hw()
77 writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); in xcv_init_hw()
87 writeq_relaxed(cfg, xcv->reg_base + XCV_DLL_CTL); in xcv_init_hw()
94 writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); in xcv_init_hw()
102 writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); in xcv_init_hw()
106 writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); in xcv_init_hw()
130 writeq_relaxed(cfg, xcv->reg_base + XCV_CTL); in xcv_setup_link()
135 writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); in xcv_setup_link()
140 writeq_relaxed(cfg, xcv->reg_base + XCV_RESET); in xcv_setup_link()
143 writeq_relaxed(0x01, xcv->reg_base + XCV_BATCH_CRD_RET); in xcv_setup_link()
[all …]
A Dnic_main.c90 writeq_relaxed(val, nic->reg_base + offset); in nic_reg_write()
146 writeq_relaxed(msg[0], mbx_addr); in nic_send_msg_to_vf()
147 writeq_relaxed(msg[1], mbx_addr + 8); in nic_send_msg_to_vf()
149 writeq_relaxed(msg[1], mbx_addr + 8); in nic_send_msg_to_vf()
150 writeq_relaxed(msg[0], mbx_addr); in nic_send_msg_to_vf()
/linux/arch/arm64/include/asm/
A Darch_gicv3.h144 #define gic_write_irouter(v, c) writeq_relaxed(v, c)
146 #define gic_write_lpir(v, c) writeq_relaxed(v, c)
152 #define gits_write_baser(v, c) writeq_relaxed(v, c)
155 #define gits_write_cbaser(v, c) writeq_relaxed(v, c)
157 #define gits_write_cwriter(v, c) writeq_relaxed(v, c)
160 #define gicr_write_propbaser(v, c) writeq_relaxed(v, c)
162 #define gicr_write_pendbaser(v, c) writeq_relaxed(v, c)
165 #define gicr_write_vpropbaser(v, c) writeq_relaxed(v, c)
168 #define gicr_write_vpendbaser(v, c) writeq_relaxed(v, c)
/linux/drivers/iommu/arm/arm-smmu/
A Darm-smmu-qcom-debug.c213 writeq_relaxed(val, tbu->base + DEBUG_SID_HALT_REG); in qcom_tbu_trigger_atos()
214 writeq_relaxed(iova, tbu->base + DEBUG_VA_ADDR_REG); in qcom_tbu_trigger_atos()
216 writeq_relaxed(val, tbu->base + DEBUG_AXUSER_REG); in qcom_tbu_trigger_atos()
228 writeq_relaxed(val, tbu->base + DEBUG_TXN_TRIGG_REG); in qcom_tbu_trigger_atos()
254 writeq_relaxed(0, tbu->base + DEBUG_TXN_TRIGG_REG); in qcom_tbu_trigger_atos()
255 writeq_relaxed(0, tbu->base + DEBUG_VA_ADDR_REG); in qcom_tbu_trigger_atos()
/linux/drivers/perf/
A Dmarvell_cn10k_ddr_pmu.c374 writeq_relaxed(val, pmu->base + reg); in cn10k_ddr_perf_counter_enable()
388 writeq_relaxed(val, pmu->base + DDRC_PERF_CNT_FREERUN_EN); in cn10k_ddr_perf_counter_enable()
462 writeq_relaxed(val, pmu->base + reg_offset); in cn10k_ddr_perf_event_add()
470 writeq_relaxed(val, pmu->base + DDRC_PERF_CNT_FREERUN_CTRL); in cn10k_ddr_perf_event_add()
516 writeq_relaxed(START_OP_CTRL_VAL_START, ddr_pmu->base + in cn10k_ddr_perf_pmu_enable()
524 writeq_relaxed(END_OP_CTRL_VAL_END, ddr_pmu->base + in cn10k_ddr_perf_pmu_disable()
654 writeq_relaxed(OP_MODE_CTRL_VAL_MANNUAL, ddr_pmu->base + in cn10k_ddr_perf_probe()
A Dmarvell_cn10k_tad_pmu.c71 writeq_relaxed(0, tad_pmu->regions[i].base + in tad_pmu_event_counter_stop()
92 writeq_relaxed(0, tad_pmu->regions[i].base + in tad_pmu_event_counter_start()
100 writeq_relaxed(reg_val, tad_pmu->regions[i].base + in tad_pmu_event_counter_start()
A Darm_smmuv3_pmu.c731 writeq_relaxed(doorbell, pmu->reg_base + SMMU_PMCG_IRQ_CFG0); in smmu_pmu_write_msi_msg()
743 writeq_relaxed(0, pmu->reg_base + SMMU_PMCG_IRQ_CFG0); in smmu_pmu_setup_msi()
782 writeq_relaxed(counter_present_mask, in smmu_pmu_reset()
784 writeq_relaxed(counter_present_mask, in smmu_pmu_reset()
786 writeq_relaxed(counter_present_mask, in smmu_pmu_reset()
A Darm-cmn.c1470 writeq_relaxed(CMN_CC_INIT, pmccntr); in arm_cmn_read_cc()
1577 writeq_relaxed(CMN_CC_INIT, CMN_DT_PMCCNTR(dtc)); in arm_cmn_event_start()
1587 writeq_relaxed(val, base + CMN_DTM_WPn_VAL(wp_idx)); in arm_cmn_event_start()
1588 writeq_relaxed(mask, base + CMN_DTM_WPn_MASK(wp_idx)); in arm_cmn_event_start()
1616 writeq_relaxed(0, base + CMN_DTM_WPn_MASK(wp_idx)); in arm_cmn_event_stop()
1617 writeq_relaxed(~0ULL, base + CMN_DTM_WPn_VAL(wp_idx)); in arm_cmn_event_stop()
1953 writeq_relaxed(reg, dtm->base + CMN_DTM_PMU_CONFIG); in arm_cmn_event_add()
2119 writeq_relaxed(dtm->pmu_config_low, dtm->base + CMN_DTM_PMU_CONFIG); in arm_cmn_init_dtm()
2122 writeq_relaxed(0, dtm->base + CMN_DTM_WPn_MASK(i)); in arm_cmn_init_dtm()
2123 writeq_relaxed(~0ULL, dtm->base + CMN_DTM_WPn_VAL(i)); in arm_cmn_init_dtm()
[all …]
/linux/include/linux/
A Dio-64-nonatomic-hi-lo.h54 #ifndef writeq_relaxed
55 #define writeq_relaxed hi_lo_writeq_relaxed macro
A Dio-64-nonatomic-lo-hi.h54 #ifndef writeq_relaxed
55 #define writeq_relaxed lo_hi_writeq_relaxed macro
/linux/arch/mips/loongson64/
A Dsmp.c143 writeq_relaxed(0, ipi_mailbox_buf[cpu_logical_map(cpu)] + 0x0); in legacy_ipi_clear_buf()
159 writeq_relaxed(startargs[3], in legacy_ipi_write_buf()
161 writeq_relaxed(startargs[2], in legacy_ipi_write_buf()
163 writeq_relaxed(startargs[1], in legacy_ipi_write_buf()
165 writeq_relaxed(startargs[0], in legacy_ipi_write_buf()
/linux/tools/testing/selftests/kvm/include/aarch64/
A Dprocessor.h194 #define writeq_relaxed(v,c) ((void)__raw_writeq((__force u64)cpu_to_le64(v),(c))) macro
199 #define writeq(v,c) ({ __iowmb(); writeq_relaxed((v),(c));})
/linux/arch/arm64/kernel/
A Dsmp_spin_table.c92 writeq_relaxed(pa_holding_pen, release_addr); in smp_spin_table_cpu_prepare()
A Dacpi_parking_protocol.c102 writeq_relaxed(__pa_symbol(secondary_entry), in acpi_parking_protocol_cpu_boot()
/linux/drivers/soc/apple/
A Dmailbox.c153 writeq_relaxed(msg.msg0, mbox->regs + mbox->hw->a2i_send0); in apple_mbox_send()
154 writeq_relaxed(FIELD_PREP(APPLE_MBOX_MSG1_MSG, msg.msg1), in apple_mbox_send()
/linux/tools/testing/selftests/kvm/lib/aarch64/
A Dgic_v3.c417 writeq_relaxed(val, rdist_base + GICR_PROPBASER); in gic_rdist_enable_lpis()
422 writeq_relaxed(val, rdist_base + GICR_PENDBASER); in gic_rdist_enable_lpis()
A Dgic_v3_its.c25 writeq_relaxed(val, GITS_BASE_GVA + offset); in its_write_u64()
/linux/arch/sh/include/asm/
A Dio.h47 #define writeq_relaxed(v,c) ((void)__raw_writeq((__force u64)ioswabq(v),c)) macro
57 #define writeq(v,a) ({ wmb(); writeq_relaxed((v),(a)); })
/linux/include/asm-generic/
A Dio.h385 #if defined(writeq) && !defined(writeq_relaxed)
386 #define writeq_relaxed writeq_relaxed macro
387 static inline void writeq_relaxed(u64 value, volatile void __iomem *addr) in writeq_relaxed() function
/linux/drivers/crypto/marvell/octeontx2/
A Dotx2_cpt_common.h135 writeq_relaxed(val, reg_base + in otx2_cpt_write64()
/linux/drivers/bus/fsl-mc/
A Dmc-sys.c109 writeq_relaxed(le64_to_cpu(cmd->params[i]), &portal->params[i]); in mc_write_command()
/linux/drivers/clocksource/
A Dtimer-clint.c118 writeq_relaxed(clint_get_cycles64() + delta, r); in clint_clock_next_event()
/linux/arch/riscv/include/asm/
A Dmmio.h125 #define writeq_relaxed(v, c) ({ __io_rbw(); writeq_cpu((v), (c)); __io_raw(); }) macro
/linux/drivers/iommu/arm/arm-smmu-v3/
A Dtegra241-cmdqv.c369 writeq_relaxed(0, REG_VCMDQ_PAGE1(vcmdq, BASE)); in tegra241_vcmdq_hw_deinit()
370 writeq_relaxed(0, REG_VCMDQ_PAGE1(vcmdq, CONS_INDX_BASE)); in tegra241_vcmdq_hw_deinit()
392 writeq_relaxed(vcmdq->cmdq.q.q_base, REG_VCMDQ_PAGE1(vcmdq, BASE)); in tegra241_vcmdq_hw_init()
/linux/drivers/hwtracing/intel_th/
A Dsth.c45 writeq_relaxed(*(u64 *)payload, dest); in sth_iowrite()

Completed in 69 milliseconds

123