Home
last modified time | relevance | path

Searched refs:FP_DIV0 (Results 1 – 7 of 7) sorted by relevance

/qemu/linux-user/loongarch64/
A Dcpu_loop.c57 } else if (GET_FP_CAUSE(env->fcsr0) & FP_DIV0) { in cpu_loop()
/qemu/linux-user/mips/
A Dcpu_loop.c172 } else if (GET_FP_CAUSE(env->active_fpu.fcr31) & FP_DIV0) { in cpu_loop()
/qemu/target/loongarch/
A Dcpu.h83 #define FP_DIV0 8 macro
/qemu/target/mips/
A Dcpu.h96 #define FP_DIV0 8 macro
/qemu/target/loongarch/tcg/
A Dfpu_helper.c50 ret |= FP_DIV0; in ieee_ex_to_loongarch()
/qemu/target/mips/tcg/
A Dfpu_helper.c194 mips_xcpt |= FP_DIV0; in ieee_to_mips_xcpt()
A Dmsa_helper.c6205 mips_xcpt |= FP_DIV0; in ieee_to_mips_xcpt_msa()
6272 (mips_exception_flags & (FP_INVALID | FP_DIV0)) == 0) { in update_msacsr()

Completed in 48 milliseconds