| /qemu/scripts/ |
| A D | meson-buildoptions.sh | 262 --enable-bpf) printf "%s" -Dbpf=enabled ;; 310 --enable-dmg) printf "%s" -Ddmg=enabled ;; 317 --enable-fdt) printf "%s" -Dfdt=enabled ;; 330 --enable-gio) printf "%s" -Dgio=enabled ;; 336 --enable-gtk) printf "%s" -Dgtk=enabled ;; 348 --enable-hvf) printf "%s" -Dhvf=enabled ;; 361 --enable-kvm) printf "%s" -Dkvm=enabled ;; 397 --enable-lzo) printf "%s" -Dlzo=enabled ;; 423 --enable-oss) printf "%s" -Doss=enabled ;; 425 --enable-pa) printf "%s" -Dpa=enabled ;; [all …]
|
| A D | modinfo-generate.py | 35 def generate(name, lines, enabled): argument 54 if data.strip() not in enabled: 89 enabled = set() 94 enabled.add(config[0][7:]) # remove CONFIG_ 104 moddeps = generate(basename, lines, enabled)
|
| /qemu/hw/core/ |
| A D | ptimer.c | 91 s->enabled = 0; in ptimer_reload() 120 if (s->enabled == 0) { in ptimer_reload() 128 s->enabled = 0; in ptimer_reload() 169 if (s->enabled == 2) { in ptimer_tick() 171 s->enabled = 0; in ptimer_tick() 301 if (s->enabled) { in ptimer_set_count() 330 if (!s->enabled) in ptimer_stop() 335 s->enabled = 0; in ptimer_stop() 346 if (s->enabled) { in ptimer_set_period() 379 if (s->enabled) { in ptimer_set_period_from_clock() [all …]
|
| /qemu/hw/intc/ |
| A D | imx_avic.c | 43 VMSTATE_UINT64(enabled, IMXAVICState), 63 uint64_t new = s->pending & s->enabled; in imx_avic_update() 127 return s->enabled >> 32; in imx_avic_read() 130 return s->enabled & 0xffffffffULL; in imx_avic_read() 196 return (s->pending & s->enabled & ~s->is_fiq) >> 32; in imx_avic_read() 202 return (s->pending & s->enabled & s->is_fiq) >> 32; in imx_avic_read() 246 s->enabled |= (1ULL << val); in imx_avic_write() 252 s->enabled &= ~(1ULL << val); in imx_avic_write() 256 s->enabled = (s->enabled & 0xffffffffULL) | (val << 32); in imx_avic_write() 260 s->enabled = (s->enabled & 0xffffffff00000000ULL) | val; in imx_avic_write() [all …]
|
| A D | goldfish_pic.c | 46 s->idx, s->pending, s->enabled); in goldfish_pic_print_info() 51 if (s->pending & s->enabled) { in goldfish_pic_update() 82 value = ctpop32(s->pending & s->enabled); in goldfish_pic_read() 86 value = s->pending & s->enabled; in goldfish_pic_read() 109 s->enabled = 0; in goldfish_pic_write() 113 s->enabled &= ~value; in goldfish_pic_write() 116 s->enabled |= value; in goldfish_pic_write() 143 s->enabled = 0; in goldfish_pic_reset() 166 VMSTATE_UINT32(enabled, GoldfishPICState),
|
| A D | armv7m_nvic.c | 264 if (vec->enabled && vec->pending && in nvic_recompute_state_secure() 622 } else if (!vec->enabled) { in do_armv7m_nvic_set_pending() 739 if (!vec->enabled || in armv7m_nvic_set_pending_lazyfp() 785 assert(vec->enabled); in armv7m_nvic_acknowledge_irq() 938 return vec->enabled && in armv7m_nvic_get_ready_status() 2503 VMSTATE_UINT8(enabled, VecInfo), 2593 s->vectors[ARMV7M_EXCP_NMI].enabled = 1; in armv7m_nvic_reset() 2597 s->vectors[ARMV7M_EXCP_SVC].enabled = 1; in armv7m_nvic_reset() 2598 s->vectors[ARMV7M_EXCP_PENDSV].enabled = 1; in armv7m_nvic_reset() 2599 s->vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; in armv7m_nvic_reset() [all …]
|
| /qemu/tests/functional/ |
| A D | test_mem_addr_space.py | 46 self.vm.set_qmp_monitor(enabled=False) 63 self.vm.set_qmp_monitor(enabled=False) 79 self.vm.set_qmp_monitor(enabled=False) 96 self.vm.set_qmp_monitor(enabled=False) 112 self.vm.set_qmp_monitor(enabled=False) 131 self.vm.set_qmp_monitor(enabled=False) 158 self.vm.set_qmp_monitor(enabled=False) 178 self.vm.set_qmp_monitor(enabled=False) 194 self.vm.set_qmp_monitor(enabled=False) 210 self.vm.set_qmp_monitor(enabled=False) [all …]
|
| /qemu/docs/system/arm/ |
| A D | cpu-features.rst | 6 corresponding boolean CPU proprieties that, when enabled, indicate 199 enabled, the feature is supported, and the guest is 64-bit. 222 Without either ``pauth-impdef`` or ``pauth-qarma3`` enabled, 246 1) At least one vector length must be enabled when ``sve`` is enabled. 248 2) If a vector length ``N`` is enabled, then, when KVM is enabled, all 259 no ``sve*`` properties may be enabled. 310 they were not explicitly enabled. 350 then allow them to be auto-enabled:: 392 lengths supported by ``max`` defaulting to enabled 421 SVE mode is enabled. [all …]
|
| /qemu/hw/watchdog/ |
| A D | wdt_diag288.c | 28 VMSTATE_BOOL(enabled, DIAG288State), 37 diag288->enabled = false; in wdt_diag288_reset() 71 diag288->enabled = true; in wdt_diag288_handle_timer() 74 if (!diag288->enabled) { in wdt_diag288_handle_timer() 82 if (!diag288->enabled) { in wdt_diag288_handle_timer() 85 diag288->enabled = false; in wdt_diag288_handle_timer()
|
| A D | wdt_i6300esb.c | 87 int enabled; /* If true, watchdog is enabled. */ member 116 if (!d->enabled) in OBJECT_DECLARE_SIMPLE_TYPE() 164 d->enabled = 0; in i6300esb_reset() 228 old = d->enabled; in i6300esb_config_write() 229 d->enabled = (data & ESB_WDT_ENABLE) != 0; in i6300esb_config_write() 230 if (!old && d->enabled) /* Enabled transitioned from 0 -> 1 */ in i6300esb_config_write() 232 else if (!d->enabled) in i6300esb_config_write() 257 (d->enabled ? ESB_WDT_ENABLE : 0); in i6300esb_config_read() 428 VMSTATE_INT32(enabled, I6300State),
|
| /qemu/scripts/tracetool/format/ |
| A D | h.py | 39 enabled = 0 41 enabled = 1 46 enabled=enabled) 47 out('#define TRACE_%s_ENABLED %d' % (e.name.upper(), enabled))
|
| /qemu/qapi/ |
| A D | qmp-registry.c | 29 cmd->enabled = true; in qmp_register_command() 48 bool enabled, const char *disable_reason) in qmp_toggle_command() argument 54 cmd->enabled = enabled; in qmp_toggle_command() 74 return cmd->enabled; in qmp_command_is_enabled()
|
| /qemu/hw/net/rocker/ |
| A D | rocker_fp.c | 35 bool enabled; member 59 value->enabled = port->enabled; in fp_port_get_info() 124 if (port->enabled) { in fp_port_eg() 142 if (!port->enabled) { in fp_port_receive_iov() 198 return port->enabled; in fp_port_enabled() 214 port->enabled = true; in fp_port_enable() 220 port->enabled = false; in fp_port_disable()
|
| /qemu/target/riscv/tcg/ |
| A D | tcg-cpu.c | 75 if (enabled) { in riscv_cpu_write_misa_bit() 751 profile->enabled = profile->enabled && parent_enabled; in riscv_cpu_validate_profile() 800 bool enabled = false; in cpu_enable_implied_rule() local 804 enabled = test_bit(cpu->env.mhartid, rule->enabled); in cpu_enable_implied_rule() 807 if (!enabled) { in cpu_enable_implied_rule() 1016 bool enabled; member 1154 profile->enabled = value; in cpu_set_profile() 1161 if (profile->enabled) { in cpu_set_profile() 1196 if (profile->enabled) { in cpu_set_profile() 1213 bool value = profile->enabled; in cpu_get_profile() [all …]
|
| /qemu/hw/timer/ |
| A D | sh_timer.c | 46 int enabled; member 104 if (s->enabled) { in sh_timer_write() 186 if (s->enabled) { in sh_timer_write() 209 trace_sh_timer_start_stop(enable, s->enabled); in sh_timer_start_stop() 211 if (s->enabled && !enable) { in sh_timer_start_stop() 214 if (!s->enabled && enable) { in sh_timer_start_stop() 218 s->enabled = !!enable; in sh_timer_start_stop() 224 s->int_level = s->enabled; in sh_timer_tick() 239 s->enabled = 0; in sh_timer_init()
|
| /qemu/semihosting/ |
| A D | config.c | 55 bool enabled; member 68 return semihosting.enabled && (!is_user || semihosting.userspace_enabled); in semihosting_enabled() 131 semihosting.enabled = true; in qemu_semihosting_enable() 140 semihosting.enabled = true; in qemu_semihosting_config_options() 143 semihosting.enabled = qemu_opt_get_bool(opts, "enable", in qemu_semihosting_config_options()
|
| /qemu/ |
| A D | .patchew.yml | 25 enabled: true 42 enabled: true 65 enabled: true 121 enabled: true 128 enabled: false 135 enabled: true 143 enabled: true 150 enabled: false 208 enabled: true 226 enabled: true [all …]
|
| /qemu/util/ |
| A D | qemu-timer.c | 53 bool enabled; member 131 clock->enabled = (type == QEMU_CLOCK_VIRTUAL ? false : true); in qemu_clock_init() 157 void qemu_clock_enable(QEMUClockType type, bool enabled) in qemu_clock_enable() argument 161 bool old = clock->enabled; in qemu_clock_enable() 162 clock->enabled = enabled; in qemu_clock_enable() 163 if (enabled && !old) { in qemu_clock_enable() 165 } else if (!enabled && old) { in qemu_clock_enable() 221 if (!timer_list->clock->enabled) { in timerlist_deadline_ns() 259 if (!clock->enabled) { in qemu_clock_deadline_ns_all() 504 if (!timer_list->clock->enabled) { in timerlist_run_timers()
|
| /qemu/docs/system/i386/ |
| A D | hyperv.rst | 22 No Hyper-V enlightenments are enabled by default by either KVM or QEMU. In 23 QEMU, individual enlightenments can be enabled through CPU flags, e.g: 32 When any set of the Hyper-V enlightenments is enabled, QEMU changes hypervisor 87 When enabled, this enlightenment provides additional communication facilities 144 enabled, it provides HV_X64_MSR_REENLIGHTENMENT_CONTROL (0x40000106), 176 enabled. 230 enabled, it allows L0 (KVM) and L1 (Hyper-V) hypervisors to collaborate to 233 Enlightened VMCS (``hv-evmcs``) feature to also be enabled. 253 Enlightened VMCS (``hv-evmcs``) feature to also be enabled. 274 ``hv-syndbg`` can be enabled additionally. [all …]
|
| /qemu/include/io/ |
| A D | channel.h | 130 bool enabled, 148 bool enabled); 150 bool enabled); 515 bool enabled, 531 void qio_channel_set_follow_coroutine_ctx(QIOChannel *ioc, bool enabled); 666 bool enabled); 691 bool enabled);
|
| /qemu/hw/i2c/ |
| A D | i2c_mux_pca954x.c | 45 bool enabled[PCA9548_CHANNEL_COUNT]; member 86 if (!mux->enabled[i]) { in OBJECT_DECLARE_TYPE() 113 s->enabled[i] = true; in pca954x_enable_channel() 115 s->enabled[i] = false; in pca954x_enable_channel() 209 s->enabled[i] = false; in pca954x_init()
|
| A D | smbus_ich9.c | 83 static void ich9_smb_set_irq(PMSMBus *pmsmb, bool enabled) in ich9_smb_set_irq() argument 87 if (enabled == s->irq_enabled) { in ich9_smb_set_irq() 91 s->irq_enabled = enabled; in ich9_smb_set_irq() 92 pci_set_irq(&s->dev, enabled); in ich9_smb_set_irq()
|
| /qemu/hw/m68k/ |
| A D | mcf_intc.c | 30 uint64_t enabled; member 43 active = (s->ipr | s->ifr) & s->enabled & ~s->imr; in mcf_intc_update() 104 s->enabled &= ~(1ull << n); in mcf_intc_write() 106 s->enabled |= (1ull << n); in mcf_intc_write() 161 s->enabled = 0; in mcf_intc_reset()
|
| /qemu/hw/char/ |
| A D | nrf51_uart.c | 46 if (!s->enabled) { in uart_read() 120 if (!s->enabled && (addr != A_UART_ENABLE)) { in uart_write() 167 s->enabled = true; in uart_write() 171 s->enabled = false; in uart_write() 219 s->enabled = false; in nrf51_uart_reset() 302 VMSTATE_BOOL(enabled, NRF51UARTState),
|
| /qemu/hw/misc/ |
| A D | stm32l4x5_rcc.c | 136 VMSTATE_BOOL(enabled, RccClockMuxState), 157 if (mux->enabled == enabled) { in clock_mux_set_enable() 161 if (enabled) { in clock_mux_set_enable() 167 mux->enabled = enabled; in clock_mux_set_enable() 216 !pll->enabled || in pll_update() 287 VMSTATE_BOOL(enabled, RccPllState), 329 if (pll->enabled == enabled) { in pll_set_enable() 333 pll->enabled = enabled; in pll_set_enable() 339 bool enabled) in pll_set_channel_enable() argument 345 if (enabled) { in pll_set_channel_enable() [all …]
|