Home
last modified time | relevance | path

Searched refs:initfn (Results 1 – 15 of 15) sorted by relevance

/qemu/target/arm/tcg/
A Dcpu32.c1007 { .name = "arm926", .initfn = arm926_initfn },
1008 { .name = "arm946", .initfn = arm946_initfn },
1009 { .name = "arm1026", .initfn = arm1026_initfn },
1026 { .name = "ti925t", .initfn = ti925t_initfn },
1027 { .name = "sa1100", .initfn = sa1100_initfn },
1028 { .name = "sa1110", .initfn = sa1110_initfn },
1029 { .name = "pxa250", .initfn = pxa250_initfn },
1030 { .name = "pxa255", .initfn = pxa255_initfn },
1031 { .name = "pxa260", .initfn = pxa260_initfn },
1032 { .name = "pxa261", .initfn = pxa261_initfn },
[all …]
A Dcpu-v7m.c268 { .name = "cortex-m0", .initfn = cortex_m0_initfn,
270 { .name = "cortex-m3", .initfn = cortex_m3_initfn,
272 { .name = "cortex-m4", .initfn = cortex_m4_initfn,
274 { .name = "cortex-m7", .initfn = cortex_m7_initfn,
276 { .name = "cortex-m33", .initfn = cortex_m33_initfn,
278 { .name = "cortex-m55", .initfn = cortex_m55_initfn,
A Dcpu64.c1300 { .name = "cortex-a35", .initfn = aarch64_a35_initfn },
1301 { .name = "cortex-a55", .initfn = aarch64_a55_initfn },
1302 { .name = "cortex-a72", .initfn = aarch64_a72_initfn },
1303 { .name = "cortex-a76", .initfn = aarch64_a76_initfn },
1304 { .name = "cortex-a710", .initfn = aarch64_a710_initfn },
1305 { .name = "a64fx", .initfn = aarch64_a64fx_initfn },
1306 { .name = "neoverse-n1", .initfn = aarch64_neoverse_n1_initfn },
1307 { .name = "neoverse-v1", .initfn = aarch64_neoverse_v1_initfn },
1308 { .name = "neoverse-n2", .initfn = aarch64_neoverse_n2_initfn },
/qemu/include/hw/i386/
A Dpc.h305 #define DEFINE_PC_MACHINE(suffix, namestr, initfn, optsfn) \ argument
310 mc->init = initfn; \
323 #define DEFINE_PC_VER_MACHINE(namesym, namestr, initfn, ...) \ argument
327 initfn(machine); \
/qemu/target/tricore/
A Dcpu.c209 #define DEFINE_TRICORE_CPU_TYPE(cpu_model, initfn) \ argument
212 .instance_init = initfn, \
/qemu/target/avr/
A Dcpu.c354 void (*initfn)(Object *obj); member
358 #define DEFINE_AVR_CPU_TYPE(model, initfn) \ argument
361 .instance_init = initfn, \
/qemu/target/arm/
A Dcpu64.c758 { .name = "cortex-a57", .initfn = aarch64_a57_initfn },
759 { .name = "cortex-a53", .initfn = aarch64_a53_initfn },
760 { .name = "max", .initfn = aarch64_max_initfn },
762 { .name = "host", .initfn = aarch64_host_initfn },
823 acc->info->initfn(obj); in aarch64_cpu_instance_init()
A Dcpu.h1113 void (*initfn)(Object *obj); member
A Dcpu.c2735 acc->info->initfn(obj); in arm_cpu_instance_init()
/qemu/target/alpha/
A Dcpu.c267 #define DEFINE_ALPHA_CPU_TYPE(base_type, cpu_model, initfn) \ argument
270 .instance_init = initfn, \
/qemu/target/openrisc/
A Dcpu.c276 #define DEFINE_OPENRISC_CPU_TYPE(cpu_model, initfn) \ argument
279 .instance_init = initfn, \
/qemu/target/sh4/
A Dcpu.c295 #define DEFINE_SUPERH_CPU_TYPE(type_name, cinit, initfn) \ argument
300 .instance_init = initfn, \
/qemu/target/hexagon/
A Dcpu.c357 #define DEFINE_CPU(type_name, initfn) \ argument
361 .instance_init = initfn \
/qemu/target/riscv/
A Dcpu.c2885 #define DEFINE_CPU(type_name, misa_mxl_max, initfn) \ argument
2889 .instance_init = (initfn), \
2894 #define DEFINE_DYNAMIC_CPU(type_name, misa_mxl_max, initfn) \ argument
2898 .instance_init = (initfn), \
2903 #define DEFINE_VENDOR_CPU(type_name, misa_mxl_max, initfn) \ argument
2907 .instance_init = (initfn), \
2912 #define DEFINE_BARE_CPU(type_name, misa_mxl_max, initfn) \ argument
2916 .instance_init = (initfn), \
2921 #define DEFINE_PROFILE_CPU(type_name, misa_mxl_max, initfn) \ argument
2925 .instance_init = (initfn), \
/qemu/target/loongarch/
A Dcpu.c885 #define DEFINE_LOONGARCH_CPU_TYPE(size, model, initfn) \ argument
888 .instance_init = initfn, \

Completed in 69 milliseconds