Home
last modified time | relevance | path

Searched refs:control (Results 1 – 25 of 481) sorted by relevance

12345678910>>...20

/u-boot/drivers/pinctrl/renesas/
A DKconfig4 bool "Renesas pin control drivers"
8 Support pin multiplexing control on Renesas SoCs.
15 bool "Renesas RCar Gen2 R8A7790 pin control driver"
21 bool "Renesas RCar Gen2 R8A7791 pin control driver"
27 bool "Renesas RCar Gen2 R8A7792 pin control driver"
33 bool "Renesas RCar Gen2 R8A7793 pin control driver"
39 bool "Renesas RCar Gen2 R8A7794 pin control driver"
69 bool "Renesas RCar Gen3 R8A7795 pin control driver"
75 bool "Renesas RCar Gen3 R8A77960 pin control driver"
135 bool "Renesas RZ/A1 R7S72100 pin control driver"
[all …]
/u-boot/drivers/spi/
A Dmicrochip_coreqspi.c121 u32 control; in mchp_coreqspi_init_hw() local
131 u32 control, data; in mchp_coreqspi_read_op() local
142 control |= CONTROL_FLAGSX4; in mchp_coreqspi_read_op()
154 control &= ~CONTROL_FLAGSX4; in mchp_coreqspi_read_op()
167 u32 control, data; in mchp_coreqspi_write_op() local
170 control |= CONTROL_FLAGSX4; in mchp_coreqspi_write_op()
182 control &= ~CONTROL_FLAGSX4; in mchp_coreqspi_write_op()
294 control |= CONTROL_MODE0; in mchp_coreqspi_set_operate_mode()
424 u32 control; in mchp_coreqspi_set_mode() local
429 control |= CONTROL_CLKIDLE; in mchp_coreqspi_set_mode()
[all …]
/u-boot/drivers/pinctrl/mscc/
A DKconfig10 bool "Microsemi ocelot family pin control driver"
12 Support pin multiplexing and pin configuration control on
19 bool "Microsemi luton family pin control driver"
21 Support pin multiplexing and pin configuration control on
28 bool "Microsemi jr2 family pin control driver"
30 Support pin multiplexing and pin configuration control on
37 bool "Microsemi servalt family pin control driver"
39 Support pin multiplexing and pin configuration control on
46 bool "Microsemi serval family pin control driver"
48 Support pin multiplexing and pin configuration control on
/u-boot/arch/arm/dts/
A Dkeystone-k2hk-clocks.dtsi15 reg-names = "control";
32 reg-names = "control";
41 reg-names = "control";
50 reg-names = "control";
59 reg-names = "control", "domain";
69 reg-names = "control", "domain";
79 reg-names = "control", "domain";
89 reg-names = "control", "domain";
99 reg-names = "control", "domain";
109 reg-names = "control", "domain";
[all …]
A Dkeystone-k2l-clocks.dtsi15 reg-names = "control";
32 reg-names = "control";
41 reg-names = "control";
49 reg-names = "control", "domain";
60 reg-names = "control", "domain";
70 reg-names = "control", "domain";
80 reg-names = "control", "domain";
90 reg-names = "control", "domain";
100 reg-names = "control", "domain";
110 reg-names = "control", "domain";
[all …]
A Dzynqmp-zcu1275-revB.dts51 rxc-skew-ps = <1800>; /* Skew control of RX_CLK pad output */
53 txen-skew-ps = <900>; /* Skew control of TX_CTL pad input */
54 rxdv-skew-ps = <0>; /* Skew control of RX_CTL pad output */
55 rxd0-skew-ps = <0>; /* Skew control of RXD0 pad output */
56 rxd1-skew-ps = <0>; /* Skew control of RXD1 pad output */
57 rxd2-skew-ps = <0>; /* Skew control of RXD2 pad output */
58 rxd3-skew-ps = <0>; /* Skew control of RXD3 pad output */
59 txd0-skew-ps = <900>; /* Skew control of TXD0 pad input */
60 txd1-skew-ps = <900>; /* Skew control of TXD1 pad input */
61 txd2-skew-ps = <900>; /* Skew control of TXD2 pad input */
[all …]
A Dkeystone-k2e-clocks.dtsi14 reg-names = "control", "multiplier", "post-divider";
23 reg-names = "control";
32 reg-names = "control";
41 reg-names = "control", "domain";
51 reg-names = "control", "domain";
61 reg-names = "control", "domain";
71 reg-names = "control", "domain";
A Dkeystone-clocks.dtsi166 reg-names = "control", "domain";
177 reg-names = "control", "domain";
187 reg-names = "control", "domain";
198 reg-names = "control", "domain";
208 reg-names = "control", "domain";
218 reg-names = "control", "domain";
228 reg-names = "control", "domain";
238 reg-names = "control", "domain";
248 reg-names = "control", "domain";
258 reg-names = "control", "domain";
[all …]
A Dzynqmp-zcu1285-revA.dts232 rxc-skew-ps = <1800>; /* Skew control of RX_CLK pad output */
234 txen-skew-ps = <900>; /* Skew control of TX_CTL pad input */
235 rxdv-skew-ps = <0>; /* Skew control of RX_CTL pad output */
236 rxd0-skew-ps = <0>; /* Skew control of RXD0 pad output */
237 rxd1-skew-ps = <0>; /* Skew control of RXD1 pad output */
238 rxd2-skew-ps = <0>; /* Skew control of RXD2 pad output */
239 rxd3-skew-ps = <0>; /* Skew control of RXD3 pad output */
240 txd0-skew-ps = <900>; /* Skew control of TXD0 pad input */
241 txd1-skew-ps = <900>; /* Skew control of TXD1 pad input */
242 txd2-skew-ps = <900>; /* Skew control of TXD2 pad input */
[all …]
/u-boot/doc/device-tree-bindings/net/
A Dmicrel-ksz90x1.txt46 - rxc-skew-ps : Skew control of RXC pad
47 - rxdv-skew-ps : Skew control of RX CTL pad
48 - txc-skew-ps : Skew control of TXC pad
49 - txen-skew-ps : Skew control of TX CTL pad
50 - rxd0-skew-ps : Skew control of RX data 0 pad
51 - rxd1-skew-ps : Skew control of RX data 1 pad
52 - rxd2-skew-ps : Skew control of RX data 2 pad
53 - rxd3-skew-ps : Skew control of RX data 3 pad
54 - txd0-skew-ps : Skew control of TX data 0 pad
55 - txd1-skew-ps : Skew control of TX data 1 pad
[all …]
/u-boot/drivers/pinctrl/mvebu/
A DKconfig5 bool "Armada 38x pin control driver"
7 Support pin multiplexing and pin configuration control on
12 bool "Armada 37xx pin control driver"
14 Support pin multiplexing and pin configuration control on
19 bool "Armada 7k/8k pin control driver"
21 Support pin multiplexing and pin configuration control on
/u-boot/drivers/i2c/
A Dtegra_i2c.c38 struct i2c_control *control; member
156 writel(data, &i2c_bus->control->tx_fifo); in send_packet_headers()
161 writel(data, &i2c_bus->control->tx_fifo); in send_packet_headers()
174 writel(data, &i2c_bus->control->tx_fifo); in send_packet_headers()
236 struct i2c_control *control = i2c_bus->control; in send_recv_packets() local
246 int_status = readl(&control->int_status); in send_recv_packets()
247 writel(int_status, &control->int_status); in send_recv_packets()
269 writel(local, &control->tx_fifo); in send_recv_packets()
284 local = readl(&control->rx_fifo); in send_recv_packets()
404 i2c_bus->control = in tegra_i2c_probe()
[all …]
A Dmvtwsi.c62 u32 control; member
74 u32 control; member
273 int control, status; in twsi_wait() local
277 control = readl(&twsi->control); in twsi_wait()
278 if (control & MVTWSI_CONTROL_IFLG) { in twsi_wait()
348 &twsi->control); in twsi_send()
375 control = MVTWSI_CONTROL_TWSIEN; in twsi_recv()
377 writel(control | MVTWSI_CONTROL_CLEAR_IFLG, &twsi->control); in twsi_recv()
399 int control, stop_status; in twsi_stop() local
405 writel(control | MVTWSI_CONTROL_CLEAR_IFLG, &twsi->control); in twsi_stop()
[all …]
/u-boot/drivers/pinctrl/mtmips/
A DKconfig7 bool "MediaTek MT7620 pin control driver"
11 Support pin multiplexing control on MediaTek MT7620.
16 bool "MediaTek MT7621 pin control driver"
20 Support pin multiplexing control on MediaTek MT7621.
25 bool "MediaTek MT7628 pin control driver"
29 Support pin multiplexing control on MediaTek MT7628.
/u-boot/drivers/misc/
A Dqfw_sandbox.c50 u32 control = be32_to_cpu(dma->control); in qfw_sandbox_read_entry_dma() local
58 if (!(control & FW_CFG_DMA_READ)) in qfw_sandbox_read_entry_dma()
61 if (control & FW_CFG_DMA_SELECT) { in qfw_sandbox_read_entry_dma()
63 entry = control >> 16; in qfw_sandbox_read_entry_dma()
104 dma->control = 0; in qfw_sandbox_read_entry_dma()
/u-boot/drivers/pinctrl/broadcom/
A DKconfig4 bool "Broadcom 283x family pin control driver"
6 Support pin multiplexing and pin configuration control on
12 bool "Broadcom 6838 family pin control driver"
14 Support pin multiplexing and pin configuration control on
/u-boot/drivers/ram/
A Dstm32_sdram.c167 struct stm32_sdram_control *control; in stm32_sdram_init() local
180 control = params->bank_params[i].sdram_control; in stm32_sdram_init()
185 writel(control->sdclk << FMC_SDCR_SDCLK_SHIFT in stm32_sdram_init()
186 | control->cas_latency << FMC_SDCR_CAS_SHIFT in stm32_sdram_init()
187 | control->no_banks << FMC_SDCR_NB_SHIFT in stm32_sdram_init()
189 | control->no_rows << FMC_SDCR_NR_SHIFT in stm32_sdram_init()
190 | control->no_columns << FMC_SDCR_NC_SHIFT in stm32_sdram_init()
192 | control->rd_burst << FMC_SDCR_RBURST_SHIFT, in stm32_sdram_init()
197 | control->no_banks << FMC_SDCR_NB_SHIFT in stm32_sdram_init()
199 | control->no_rows << FMC_SDCR_NR_SHIFT in stm32_sdram_init()
[all …]
/u-boot/arch/arm/mach-imx/
A Dtimer.c21 unsigned int control; member
72 __raw_writel(GPTCR_SWR, &cur_gpt->control); in timer_init()
76 __raw_writel(0, &cur_gpt->control); in timer_init()
78 i = __raw_readl(&cur_gpt->control); in timer_init()
104 __raw_writel(i, &cur_gpt->control); in timer_init()
/u-boot/drivers/net/
A Dxilinx_axi_mrmac.c127 writel(XMCDMA_CR_RESET, &priv->mm2s_cmn->control); in axi_mcdma_init()
128 writel(XMCDMA_CR_RESET, &priv->s2mm_cmn->control); in axi_mcdma_init()
180 clrbits_le32(&priv->mcdma_rx->control, XMCDMA_IRQ_ALL_MASK); in axi_mrmac_start()
214 setbits_le32(&priv->s2mm_cmn->control, XMCDMA_CR_RUNSTOP_MASK); in axi_mrmac_start()
215 setbits_le32(&priv->mm2s_cmn->control, XMCDMA_CR_RUNSTOP_MASK); in axi_mrmac_start()
216 setbits_le32(&priv->mcdma_rx->control, XMCDMA_IRQ_ALL_MASK); in axi_mrmac_start()
219 setbits_le32(&priv->mcdma_rx->control, XMCDMA_CR_RUNSTOP_MASK); in axi_mrmac_start()
304 setbits_le32(&priv->mcdma_tx->control, XMCDMA_IRQ_ALL_MASK); in axi_mrmac_send()
371 clrbits_le32(&priv->mcdma_rx->control, XMCDMA_IRQ_ALL_MASK); in axi_mrmac_recv()
420 clrbits_le32(&priv->mcdma_rx->control, XMCDMA_IRQ_ALL_MASK); in axi_mrmac_free_pkt()
[all …]
/u-boot/drivers/serial/
A Dserial_xuartlite.c32 unsigned int control; member
96 uart_out32(&regs->control, 0); in uartlite_serial_probe()
97 uart_out32(&regs->control, ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX); in uartlite_serial_probe()
102 uart_out32(&regs->control, ULITE_CONTROL_RST_RX | in uartlite_serial_probe()
149 uart_out32(&regs->control, 0); in _debug_uart_init()
150 uart_out32(&regs->control, ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX); in _debug_uart_init()
155 uart_out32(&regs->control, ULITE_CONTROL_RST_RX | in _debug_uart_init()
A Daltera_jtag_uart.c26 u32 control; /* Control register */ member
42 u32 st = readl(&regs->control); in altera_jtaguart_putc()
61 u32 st = readl(&regs->control); in altera_jtaguart_pending()
89 writel(ALTERA_JTAG_AC, &regs->control); /* clear AC flag */ in altera_jtaguart_probe()
140 u32 st = readl(&regs->control); in _debug_uart_putc()
A Dserial_meson.c19 u32 control; member
81 val = readl(&uart->control); in meson_serial_init()
83 writel(val, &uart->control); in meson_serial_init()
85 writel(val, &uart->control); in meson_serial_init()
87 writel(val, &uart->control); in meson_serial_init()
111 u32 val = readl(&uart->control); in meson_serial_rx_error()
115 writel(val, &uart->control); in meson_serial_rx_error()
117 writel(val, &uart->control); in meson_serial_rx_error()
/u-boot/arch/arm/mach-lpc32xx/
A Ddram.c56 writel(0x00000193, &emc->control); in ddr_init()
59 writel(0x00000113, &emc->control); in ddr_init()
67 writel(0x00000093, &emc->control); in ddr_init()
70 writel(0x00000093, &emc->control); in ddr_init()
73 writel(0x00000010, &emc->control); in ddr_init()
/u-boot/arch/arm/mach-omap2/
A Dabb.c59 void abb_setup(u32 fuse, u32 ldovbb, u32 setup, u32 control, in abb_setup() argument
65 if (!setup || !control || !txdone) in abb_setup()
101 writel(0, control); in abb_setup()
113 setbits_le32(control, opp_sel_mask | OMAP_ABB_CONTROL_OPP_CHANGE_MASK); in abb_setup()
/u-boot/drivers/timer/
A Daltera_timer.c24 u32 control; /* Timer control reg */ member
56 writel(0, &regs->control); in altera_timer_probe()
57 writel(ALTERA_TIMER_STOP, &regs->control); in altera_timer_probe()
61 writel(ALTERA_TIMER_CONT | ALTERA_TIMER_START, &regs->control); in altera_timer_probe()

Completed in 48 milliseconds

12345678910>>...20