Home
last modified time | relevance | path

Searched refs:lpc (Results 1 – 25 of 30) sorted by relevance

12

/u-boot/arch/x86/cpu/ivybridge/
A Dcpu.c136 struct udevice *dev, *lpc; in checkcpu() local
182 uclass_first_device(UCLASS_LPC, &lpc); in checkcpu()
183 enable_usb_bar(pci_get_controller(lpc->parent)); in checkcpu()
A DMakefile10 obj-y += lpc.o
/u-boot/doc/device-tree-bindings/misc/
A Dintel-lpc.txt8 - compatible = "intel,lpc"
45 lpc {
46 compatible = "intel,lpc";
A Dcros-ec.txt22 to the EC (e.g. i2c, spi, lpc). The reg property (as usual) will indicate
/u-boot/arch/x86/lib/
A Dlpc-uclass.c10 UCLASS_DRIVER(lpc) = {
A DMakefile27 obj-y += lpc-uclass.o
/u-boot/arch/x86/cpu/apollolake/
A Dcpu_spl.c97 struct udevice *pmc, *sa, *p2sb, *serial, *spi, *lpc; in arch_cpu_init_tpl() local
139 ret = uclass_first_device_err(UCLASS_LPC, &lpc); in arch_cpu_init_tpl()
A DMakefile24 obj-y += lpc.o
/u-boot/drivers/usb/mtu3/
A Dmtu3_gadget_ep0.c350 u32 lpc; in ep0_handle_feature_dev() local
369 lpc = mtu3_readl(mbase, U3D_LINK_POWER_CONTROL); in ep0_handle_feature_dev()
371 lpc |= SW_U1_REQUEST_ENABLE; in ep0_handle_feature_dev()
373 lpc &= ~SW_U1_REQUEST_ENABLE; in ep0_handle_feature_dev()
374 mtu3_writel(mbase, U3D_LINK_POWER_CONTROL, lpc); in ep0_handle_feature_dev()
384 lpc = mtu3_readl(mbase, U3D_LINK_POWER_CONTROL); in ep0_handle_feature_dev()
386 lpc |= SW_U2_REQUEST_ENABLE; in ep0_handle_feature_dev()
388 lpc &= ~SW_U2_REQUEST_ENABLE; in ep0_handle_feature_dev()
389 mtu3_writel(mbase, U3D_LINK_POWER_CONTROL, lpc); in ep0_handle_feature_dev()
/u-boot/arch/arm/dts/
A Dast2500.dtsi318 lpc: lpc@1e789000 { label
319 compatible = "aspeed,ast2500-lpc", "simple-mfd";
326 lpc_bmc: lpc-bmc@0 {
327 compatible = "aspeed,ast2500-lpc-bmc";
331 lpc_host: lpc-host@80 {
332 compatible = "aspeed,ast2500-lpc-host", "simple-mfd", "syscon";
340 lpc_ctrl: lpc-ctrl@0 {
341 compatible = "aspeed,ast2500-lpc-ctrl";
346 lpc_snoop: lpc-snoop@0 {
347 compatible = "aspeed,ast2500-lpc-snoop";
[all …]
A Dstih407-clock.dtsi165 "clk-dss-lpc",
318 "clk-lpc-0",
319 "clk-lpc-1";
A Dstih410-clock.dtsi166 "clk-dss-lpc",
328 "clk-lpc-0",
329 "clk-lpc-1";
A Dstih407-family.dtsi7 #include <dt-bindings/mfd/st-lpc.h>
601 lpc@8787000 {
602 compatible = "st,stih407-lpc";
608 st,lpc-mode = <ST_LPC_MODE_WDT>;
611 lpc@8788000 {
612 compatible = "st,stih407-lpc";
616 st,lpc-mode = <ST_LPC_MODE_CLKSRC>;
A Dast2600.dtsi561 lpc: lpc@1e789000 { label
562 compatible = "aspeed,ast2600-lpc", "simple-mfd", "syscon";
604 lpc_ctrl: lpc-ctrl@80 {
605 compatible = "aspeed,ast2600-lpc-ctrl";
610 lpc_snoop: lpc-snoop@80 {
611 compatible = "aspeed,ast2600-lpc-snoop";
623 compatible = "aspeed,ast2600-lpc-reset";
A Dnuvoton-common-npcm7xx.dtsi187 compatible = "nuvoton,npcm750-lpc-kcs", "simple-mfd", "syscon";
862 lpc_pins: lpc-pins {
863 groups = "lpc";
864 function = "lpc";
/u-boot/arch/x86/include/asm/arch-apollolake/acpi/
A Dsouthbridge.asl25 #include <asm/acpi/lpc.asl>
/u-boot/arch/x86/cpu/broadwell/
A DMakefile26 obj-y += lpc.o
/u-boot/arch/x86/cpu/intel_common/
A DMakefile27 obj-y += lpc.o
A Dcpu.c42 struct udevice *dev, *lpc; in cpu_common_init() local
64 ret = uclass_first_device_err(UCLASS_LPC, &lpc); in cpu_common_init()
/u-boot/arch/x86/dts/
A Dchromebook_samus.dts636 lpc {
637 compatible = "intel,broadwell-lpc";
644 compatible = "google,cros-ec-lpc";
A Dchromebook_link.dts472 lpc {
473 compatible = "intel,bd82x6x-lpc";
/u-boot/drivers/pinctrl/nuvoton/
A Dpinctrl-npcm7xx.c389 NPCM7XX_GRP(lpc), \
540 NPCM7XX_SFUNC(lpc);
666 NPCM7XX_MKFUNC(lpc),
808 NPCM7XX_PINCFG(95, lpc, NONE, 0, espi, MFSEL4, 8, gpio, MFSEL1, 26, 0),
877 NPCM7XX_PINCFG(161, lpc, NONE, 0, espi, MFSEL4, 8, gpio, MFSEL1, 26, DS(8, 12)),
879 NPCM7XX_PINCFG(163, lpc, NONE, 0, espi, MFSEL4, 8, gpio, MFSEL1, 26, 0),
880 NPCM7XX_PINCFG(164, lpc, NONE, 0, espi, MFSEL4, 8, gpio, MFSEL1, 26, SLEWLPC),
881 NPCM7XX_PINCFG(165, lpc, NONE, 0, espi, MFSEL4, 8, gpio, MFSEL1, 26, SLEWLPC),
882 NPCM7XX_PINCFG(166, lpc, NONE, 0, espi, MFSEL4, 8, gpio, MFSEL1, 26, SLEWLPC),
883 NPCM7XX_PINCFG(167, lpc, NONE, 0, espi, MFSEL4, 8, gpio, MFSEL1, 26, SLEWLPC),
/u-boot/doc/usage/cmd/
A Dacpi.rst149 3 dsdt 799252fc 10 lpc
227 3 dsdt 799252fc 10 lpc
/u-boot/arch/x86/include/asm/arch-baytrail/acpi/
A Dlpc.asl7 * Modified from coreboot src/soc/intel/baytrail/acpi/lpc.asl
/u-boot/arch/x86/include/asm/arch-quark/acpi/
A Dsouthcluster.asl179 #include "lpc.asl"

Completed in 56 milliseconds

12