Home
last modified time | relevance | path

Searched refs:rval (Results 1 – 20 of 20) sorted by relevance

/u-boot/drivers/gpio/
A Dtegra186_gpio.c47 uint32_t rval; in tegra186_gpio_set_out() local
50 rval = readl(reg); in tegra186_gpio_set_out()
55 writel(rval, reg); in tegra186_gpio_set_out()
58 rval = readl(reg); in tegra186_gpio_set_out()
64 writel(rval, reg); in tegra186_gpio_set_out()
72 uint32_t rval; in tegra186_gpio_set_val() local
75 rval = readl(reg); in tegra186_gpio_set_val()
80 writel(rval, reg); in tegra186_gpio_set_val()
104 uint32_t rval; in tegra186_gpio_get_value() local
116 return !!rval; in tegra186_gpio_get_value()
[all …]
/u-boot/drivers/mtd/nand/raw/
A Dnand_util.c485 int rval; in nand_verify_page_oob() local
499 if (!rval) in nand_verify_page_oob()
501 if (!rval) in nand_verify_page_oob()
525 int rval = 0; in nand_verify() local
538 if (!rval || (rval == -EUCLEAN)) in nand_verify()
541 if (rval) in nand_verify()
634 return rval; in nand_write_skip_bad()
711 int rval; in nand_read_skip_bad() local
744 if (!rval || rval == -EUCLEAN) in nand_read_skip_bad()
750 return rval; in nand_read_skip_bad()
[all …]
/u-boot/arch/arm/mach-sunxi/
A Dclock_sun4i.c200 uint32_t rval = readl(&ccm->pll3_cfg); in clock_get_pll3() local
201 int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT); in clock_get_pll3()
209 uint32_t rval = readl(&ccm->pll5_cfg); in clock_get_pll5p() local
210 int n = ((rval & CCM_PLL5_CTRL_N_MASK) >> CCM_PLL5_CTRL_N_SHIFT); in clock_get_pll5p()
211 int k = ((rval & CCM_PLL5_CTRL_K_MASK) >> CCM_PLL5_CTRL_K_SHIFT) + 1; in clock_get_pll5p()
212 int p = ((rval & CCM_PLL5_CTRL_P_MASK) >> CCM_PLL5_CTRL_P_SHIFT); in clock_get_pll5p()
220 uint32_t rval = readl(&ccm->pll6_cfg); in clock_get_pll6() local
221 int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT); in clock_get_pll6()
222 int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1; in clock_get_pll6()
A Dclock_sun6i.c332 uint32_t rval = readl(&ccm->pll3_cfg); in clock_get_pll3() local
333 int n = ((rval & CCM_PLL3_CTRL_N_MASK) >> CCM_PLL3_CTRL_N_SHIFT) + 1; in clock_get_pll3()
334 int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT) + 1; in clock_get_pll3()
344 uint32_t rval = readl(&ccm->pll6_cfg); in clock_get_pll6() local
345 int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1; in clock_get_pll6()
346 int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1; in clock_get_pll6()
357 uint32_t rval = readl(&ccm->mipi_pll_cfg); in clock_get_mipi_pll() local
358 unsigned int n = ((rval & CCM_MIPI_PLL_CTRL_N_MASK) >> CCM_MIPI_PLL_CTRL_N_SHIFT) + 1; in clock_get_mipi_pll()
359 unsigned int k = ((rval & CCM_MIPI_PLL_CTRL_K_MASK) >> CCM_MIPI_PLL_CTRL_K_SHIFT) + 1; in clock_get_mipi_pll()
360 unsigned int m = ((rval & CCM_MIPI_PLL_CTRL_M_MASK) >> CCM_MIPI_PLL_CTRL_M_SHIFT) + 1; in clock_get_mipi_pll()
A Dclock_sun8i_a83t.c129 uint32_t rval = readl(&ccm->pll6_cfg); in clock_get_pll6() local
130 int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT); in clock_get_pll6()
131 int div1 = ((rval & CCM_PLL6_CTRL_DIV1_MASK) >> in clock_get_pll6()
133 int div2 = ((rval & CCM_PLL6_CTRL_DIV2_MASK) >> in clock_get_pll6()
A Dclock_sun50i_h6.c110 uint32_t rval = readl(&ccm->pll6_cfg); in clock_get_pll6() local
111 int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1; in clock_get_pll6()
112 int div1 = ((rval & CCM_PLL6_CTRL_DIV1_MASK) >> in clock_get_pll6()
114 int div2 = ((rval & CCM_PLL6_CTRL_DIV2_MASK) >> in clock_get_pll6()
A Dclock_sun9i.c202 uint32_t rval = readl(&ccm->pll4_periph0_cfg); in clock_get_pll4_periph0() local
203 int n = ((rval & CCM_PLL4_CTRL_N_MASK) >> CCM_PLL4_CTRL_N_SHIFT); in clock_get_pll4_periph0()
204 int p = ((rval & CCM_PLL4_CTRL_P_MASK) >> CCM_PLL4_CTRL_P_SHIFT); in clock_get_pll4_periph0()
205 int m = ((rval & CCM_PLL4_CTRL_M_MASK) >> CCM_PLL4_CTRL_M_SHIFT) + 1; in clock_get_pll4_periph0()
A Ddram_sun8i_a83t.c267 u32 i, rval; in mctl_channel_init() local
291 rval = 0x0; in mctl_channel_init()
293 rval = 0x2; in mctl_channel_init()
297 rval << 24); in mctl_channel_init()
299 rval << 24); in mctl_channel_init()
301 rval << 24); in mctl_channel_init()
303 rval << 24); in mctl_channel_init()
/u-boot/drivers/timer/
A Dmpc83xx_timer.c78 u32 rval; in mftbu() local
80 asm volatile("mftbu %0" : "=r" (rval)); in mftbu()
81 return rval; in mftbu()
91 u32 rval; in mftb() local
93 asm volatile("mftb %0" : "=r" (rval)); in mftb()
94 return rval; in mftb()
/u-boot/drivers/mmc/
A Dsunxi_mmc.c177 unsigned rval = readl(&priv->reg->clkcr); in mmc_config_clock() local
180 rval &= ~SUNXI_MMC_CLK_ENABLE; in mmc_config_clock()
181 writel(rval, &priv->reg->clkcr); in mmc_config_clock()
190 rval &= ~SUNXI_MMC_CLK_DIVIDER_MASK; in mmc_config_clock()
191 writel(rval, &priv->reg->clkcr); in mmc_config_clock()
205 rval |= SUNXI_MMC_CLK_ENABLE; in mmc_config_clock()
206 writel(rval, &priv->reg->clkcr); in mmc_config_clock()
/u-boot/arch/powerpc/include/asm/
A Dprocessor.h1105 #define mfdcr(rn) ({unsigned int rval; \
1107 : "=r" (rval)); rval;})
1110 #define mfmsr() ({unsigned int rval; \
1111 asm volatile("mfmsr %0" : "=r" (rval)); rval;})
1114 #define mfspr(rn) ({unsigned int rval; \
1116 : "=r" (rval)); rval;})
/u-boot/arch/powerpc/cpu/mpc83xx/
A Dspd_sdram.c851 u32 rval; in mftbu() local
853 asm volatile("mftbu %0" : "=r" (rval)); in mftbu()
854 return rval; in mftbu()
859 u32 rval; in mftb() local
861 asm volatile("mftb %0" : "=r" (rval)); in mftb()
862 return rval; in mftb()
/u-boot/drivers/phy/marvell/
A Dcomphy_a3700.c146 u32 rval = 0xDEAD, timeout; in comphy_poll_reg() local
150 rval = readw(addr); /* 16 bit */ in comphy_poll_reg()
152 rval = readl(addr) ; /* 32 bit */ in comphy_poll_reg()
154 if ((rval & mask) == val) in comphy_poll_reg()
160 debug("Time out waiting (%p = %#010x)\n", addr, rval); in comphy_poll_reg()
/u-boot/drivers/ddr/altera/
A Dsdram_gen5.c263 u32 rval; in sdram_write_verify() local
269 rval = readl(addr); in sdram_write_verify()
270 if (rval != val) { in sdram_write_verify()
272 addr, val, rval); in sdram_write_verify()
/u-boot/drivers/net/
A Dfsl_mcdmafec.c236 int rval, i; in fec_init() local
257 rval = eth_env_get_enetaddr("ethaddr", enetaddr); in fec_init()
259 rval = eth_env_get_enetaddr("eth1addr", enetaddr); in fec_init()
261 if (!rval) { in fec_init()
A Dmcffec.c275 int rval, i; in mcffec_init() local
293 rval = eth_env_get_enetaddr("ethaddr", ea); in mcffec_init()
295 rval = eth_env_get_enetaddr("eth1addr", ea); in mcffec_init()
297 if (!rval) { in mcffec_init()
/u-boot/arch/arm/mach-socfpga/
A Dclock_manager_arria10.c944 int rval; in cm_basic_init() local
950 rval = of_get_clk_cfg(blob, &main_cfg, &per_cfg); in cm_basic_init()
951 if (rval) in cm_basic_init()
952 return rval; in cm_basic_init()
/u-boot/scripts/kconfig/
A Dexpr.c1031 union string_value lval = {}, rval = {}; in expr_calc_value() local
1071 k2 = expr_parse_string(str2, e->right.sym->type, &rval); in expr_calc_value()
1083 res = (lval.u > rval.u) - (lval.u < rval.u); in expr_calc_value()
1085 res = (lval.s > rval.s) - (lval.s < rval.s); in expr_calc_value()
/u-boot/common/
A Ddlmalloc.c85 BOOL rval; in gcleanup() local
89 rval = VirtualFree ((void*)gAddressBase, in gcleanup()
92 assert (rval); in gcleanup()
97 rval = VirtualFree (head->base, 0, MEM_RELEASE); in gcleanup()
98 assert (rval); in gcleanup()
A Ddlmalloc.src987 BOOL rval;
991 rval = VirtualFree ((void*)gAddressBase,
994 assert (rval);
999 rval = VirtualFree (head->base, 0, MEM_RELEASE);
1000 assert (rval);

Completed in 60 milliseconds