Home
last modified time | relevance | path

Searched refs:timing_cfg_1 (Results 1 – 24 of 24) sorted by relevance

/u-boot/drivers/ddr/fsl/
A Dmpc85xx_ddr_gen1.c47 out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1); in fsl_ddr_set_memctl_regs()
A Dmpc85xx_ddr_gen2.c69 out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1); in fsl_ddr_set_memctl_regs()
A Darm_ddr_gen3.c95 ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); in fsl_ddr_set_memctl_regs()
A Dutil.c243 cas_lat = ((ddr_in32(&ddr->timing_cfg_1) >> 16) & 0xf); in print_ddr_info()
A Dmpc85xx_ddr_gen3.c127 out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1); in fsl_ddr_set_memctl_regs()
A Dfsl_ddr_gen4.c171 ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); in fsl_ddr_set_memctl_regs()
A Dctrl_regs.c621 ddr->timing_cfg_1 = (0 in set_timing_cfg_1()
631 debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1); in set_timing_cfg_1()
A Dinteractive.c634 CFG_REGS(timing_cfg_1), in print_fsl_memctl_config_regs()
725 CFG_REGS(timing_cfg_1), in fsl_ddr_regs_edit()
/u-boot/board/socrates/
A Dsdram.c40 ddr->timing_cfg_1 = CFG_SYS_DDR_TIMING_1; in fixed_sdram()
/u-boot/board/freescale/ls1043ardb/
A Dddr.h61 .timing_cfg_1 = 0xBBB48C42,
/u-boot/board/kontron/sl28/
A Dddr.c29 .timing_cfg_1 = 0xbcb48c66,
/u-boot/board/gdsys/mpc8308/
A Dsdram.c53 out_be32(&im->ddr.timing_cfg_1, CFG_SYS_DDR_TIMING_1); in fixed_sdram()
/u-boot/board/freescale/ls1021aiot/
A Dls1021aiot.c63 out_be32(&ddr->timing_cfg_1, DDR_TIMING_CFG_1); in ddrmc_init()
/u-boot/drivers/ram/
A Dmpc83xx_sdram.c332 u32 timing_cfg_1; in mpc83xx_sdram_probe() local
678 timing_cfg_1 = precharge_to_activate << TIMING_CFG1_PRETOACT_SHIFT | in mpc83xx_sdram_probe()
690 out_be32(&im->ddr.timing_cfg_1, timing_cfg_1); in mpc83xx_sdram_probe()
/u-boot/board/freescale/ls1021atsn/
A Dls1021atsn.c40 out_be32(&ddr->timing_cfg_1, DDR_TIMING_CFG_1); in ddrmc_init()
/u-boot/board/freescale/mpc837xerdb/
A Dmpc837xerdb.c117 im->ddr.timing_cfg_1 = CFG_SYS_DDR_TIMING_1; in fixed_sdram()
/u-boot/include/
A Dfsl_immap.h35 u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */ member
A Dfsl_ddr_sdram.h250 unsigned int timing_cfg_1; member
/u-boot/board/freescale/p1_p2_rdb_pc/
A Dddr.c222 .timing_cfg_1 = CFG_SYS_DDR_TIMING_1, in fixed_sdram()
/u-boot/board/keymile/km83xx/
A Dkm83xx.c217 out_be32(&im->ddr.timing_cfg_1, CFG_SYS_DDR_TIMING_1); in fixed_sdram()
/u-boot/arch/powerpc/cpu/mpc83xx/
A Dspd_sdram.c538 ddr->timing_cfg_1 = in spd_sdram()
640 debug("DDR:timing_cfg_1=0x%08x\n", ddr->timing_cfg_1); in spd_sdram()
/u-boot/board/cssi/cmpcpro/
A Dcmpcpro.c310 out_be32(&im->ddr.timing_cfg_1, CFG_SYS_DDR_TIMING_1); in dram_init()
/u-boot/board/freescale/ls1021atwr/
A Dls1021atwr.c155 out_be32(&ddr->timing_cfg_1, DDR_TIMING_CFG_1); in ddrmc_init()
/u-boot/arch/powerpc/include/asm/
A Dimmap_83xx.h289 u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */ member

Completed in 48 milliseconds