Home
last modified time | relevance | path

Searched refs:timing_cfg_5 (Results 1 – 13 of 13) sorted by relevance

/u-boot/board/freescale/ls1043ardb/
A Dddr.h88 .timing_cfg_5 = 0x03401400,
/u-boot/board/kontron/sl28/
A Dddr.c48 .timing_cfg_5 = 0x04401400,
/u-boot/drivers/ddr/fsl/
A Darm_ddr_gen3.c110 ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
A Dmpc85xx_ddr_gen3.c142 out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
A Dfsl_ddr_gen4.c174 ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
A Dctrl_regs.c1944 ddr->timing_cfg_5 = (0 in set_timing_cfg_5()
1950 debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5); in set_timing_cfg_5()
A Dinteractive.c663 CFG_REGS(timing_cfg_5), in print_fsl_memctl_config_regs()
754 CFG_REGS(timing_cfg_5), in fsl_ddr_regs_edit()
/u-boot/board/freescale/ls1021aiot/
A Dls1021aiot.c67 out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5); in ddrmc_init()
/u-boot/board/freescale/ls1021atsn/
A Dls1021atsn.c44 out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5); in ddrmc_init()
/u-boot/include/
A Dfsl_immap.h51 u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */ member
A Dfsl_ddr_sdram.h278 unsigned int timing_cfg_5; member
/u-boot/board/freescale/p1_p2_rdb_pc/
A Dddr.c235 .timing_cfg_5 = CFG_SYS_DDR_TIMING_5, in fixed_sdram()
/u-boot/board/freescale/ls1021atwr/
A Dls1021atwr.c159 out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5); in ddrmc_init()

Completed in 38 milliseconds