1 /**
2  * \file
3  *
4  * \brief Header file for SAMD20G18
5  *
6  * Copyright (c) 2014-2015 Atmel Corporation. All rights reserved.
7  *
8  * \asf_license_start
9  *
10  * \page License
11  *
12  * Redistribution and use in source and binary forms, with or without
13  * modification, are permitted provided that the following conditions are met:
14  *
15  * 1. Redistributions of source code must retain the above copyright notice,
16  *    this list of conditions and the following disclaimer.
17  *
18  * 2. Redistributions in binary form must reproduce the above copyright notice,
19  *    this list of conditions and the following disclaimer in the documentation
20  *    and/or other materials provided with the distribution.
21  *
22  * 3. The name of Atmel may not be used to endorse or promote products derived
23  *    from this software without specific prior written permission.
24  *
25  * 4. This software may only be redistributed and used in connection with an
26  *    Atmel microcontroller product.
27  *
28  * THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
29  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
30  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
31  * EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
32  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
36  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
37  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
38  * POSSIBILITY OF SUCH DAMAGE.
39  *
40  * \asf_license_stop
41  *
42  */
43 
44 #ifndef _SAMD20G18_
45 #define _SAMD20G18_
46 
47 /**
48  * \ingroup SAMD20_definitions
49  * \addtogroup SAMD20G18_definitions SAMD20G18 definitions
50  * This file defines all structures and symbols for SAMD20G18:
51  *   - registers and bitfields
52  *   - peripheral base address
53  *   - peripheral ID
54  *   - PIO definitions
55 */
56 /*@{*/
57 
58 #ifdef __cplusplus
59  extern "C" {
60 #endif
61 
62 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
63 #include <stdint.h>
64 #ifndef __cplusplus
65 typedef volatile const uint32_t RoReg;   /**< Read only 32-bit register (volatile const unsigned int) */
66 typedef volatile const uint16_t RoReg16; /**< Read only 16-bit register (volatile const unsigned int) */
67 typedef volatile const uint8_t  RoReg8;  /**< Read only  8-bit register (volatile const unsigned int) */
68 #else
69 typedef volatile       uint32_t RoReg;   /**< Read only 32-bit register (volatile const unsigned int) */
70 typedef volatile       uint16_t RoReg16; /**< Read only 16-bit register (volatile const unsigned int) */
71 typedef volatile       uint8_t  RoReg8;  /**< Read only  8-bit register (volatile const unsigned int) */
72 #endif
73 typedef volatile       uint32_t WoReg;   /**< Write only 32-bit register (volatile unsigned int) */
74 typedef volatile       uint16_t WoReg16; /**< Write only 16-bit register (volatile unsigned int) */
75 typedef volatile       uint32_t WoReg8;  /**< Write only  8-bit register (volatile unsigned int) */
76 typedef volatile       uint32_t RwReg;   /**< Read-Write 32-bit register (volatile unsigned int) */
77 typedef volatile       uint16_t RwReg16; /**< Read-Write 16-bit register (volatile unsigned int) */
78 typedef volatile       uint8_t  RwReg8;  /**< Read-Write  8-bit register (volatile unsigned int) */
79 #define CAST(type, value) ((type *)(value))
80 #define REG_ACCESS(type, address) (*(type*)(address)) /**< C code: Register value */
81 #else
82 #define CAST(type, value) (value)
83 #define REG_ACCESS(type, address) (address) /**< Assembly code: Register address */
84 #endif
85 
86 /* ************************************************************************** */
87 /**  CMSIS DEFINITIONS FOR SAMD20G18 */
88 /* ************************************************************************** */
89 /** \defgroup SAMD20G18_cmsis CMSIS Definitions */
90 /*@{*/
91 
92 /** Interrupt Number Definition */
93 typedef enum IRQn
94 {
95   /******  Cortex-M0+ Processor Exceptions Numbers ******************************/
96   NonMaskableInt_IRQn      = -14,/**<  2 Non Maskable Interrupt                 */
97   HardFault_IRQn           = -13,/**<  3 Cortex-M0+ Hard Fault Interrupt        */
98   SVCall_IRQn              = -5, /**< 11 Cortex-M0+ SV Call Interrupt           */
99   PendSV_IRQn              = -2, /**< 14 Cortex-M0+ Pend SV Interrupt           */
100   SysTick_IRQn             = -1, /**< 15 Cortex-M0+ System Tick Interrupt       */
101   /******  SAMD20G18-specific Interrupt Numbers ***********************/
102   PM_IRQn                  =  0, /**<  0 SAMD20G18 Power Manager (PM) */
103   SYSCTRL_IRQn             =  1, /**<  1 SAMD20G18 System Control (SYSCTRL) */
104   WDT_IRQn                 =  2, /**<  2 SAMD20G18 Watchdog Timer (WDT) */
105   RTC_IRQn                 =  3, /**<  3 SAMD20G18 Real-Time Counter (RTC) */
106   EIC_IRQn                 =  4, /**<  4 SAMD20G18 External Interrupt Controller (EIC) */
107   NVMCTRL_IRQn             =  5, /**<  5 SAMD20G18 Non-Volatile Memory Controller (NVMCTRL) */
108   EVSYS_IRQn               =  6, /**<  6 SAMD20G18 Event System Interface (EVSYS) */
109   SERCOM0_IRQn             =  7, /**<  7 SAMD20G18 Serial Communication Interface 0 (SERCOM0) */
110   SERCOM1_IRQn             =  8, /**<  8 SAMD20G18 Serial Communication Interface 1 (SERCOM1) */
111   SERCOM2_IRQn             =  9, /**<  9 SAMD20G18 Serial Communication Interface 2 (SERCOM2) */
112   SERCOM3_IRQn             = 10, /**< 10 SAMD20G18 Serial Communication Interface 3 (SERCOM3) */
113   SERCOM4_IRQn             = 11, /**< 11 SAMD20G18 Serial Communication Interface 4 (SERCOM4) */
114   SERCOM5_IRQn             = 12, /**< 12 SAMD20G18 Serial Communication Interface 5 (SERCOM5) */
115   TC0_IRQn                 = 13, /**< 13 SAMD20G18 Basic Timer Counter 0 (TC0) */
116   TC1_IRQn                 = 14, /**< 14 SAMD20G18 Basic Timer Counter 1 (TC1) */
117   TC2_IRQn                 = 15, /**< 15 SAMD20G18 Basic Timer Counter 2 (TC2) */
118   TC3_IRQn                 = 16, /**< 16 SAMD20G18 Basic Timer Counter 3 (TC3) */
119   TC4_IRQn                 = 17, /**< 17 SAMD20G18 Basic Timer Counter 4 (TC4) */
120   TC5_IRQn                 = 18, /**< 18 SAMD20G18 Basic Timer Counter 5 (TC5) */
121   ADC_IRQn                 = 21, /**< 21 SAMD20G18 Analog Digital Converter (ADC) */
122   AC_IRQn                  = 22, /**< 22 SAMD20G18 Analog Comparators (AC) */
123   DAC_IRQn                 = 23, /**< 23 SAMD20G18 Digital Analog Converter (DAC) */
124   PTC_IRQn                 = 24, /**< 24 SAMD20G18 Peripheral Touch Controller (PTC) */
125 
126   PERIPH_COUNT_IRQn        = 25  /**< Number of peripheral IDs */
127 } IRQn_Type;
128 
129 typedef struct _DeviceVectors
130 {
131   /* Stack pointer */
132   void* pvStack;
133 
134   /* Cortex-M handlers */
135   void* pfnReset_Handler;
136   void* pfnNMI_Handler;
137   void* pfnHardFault_Handler;
138   void* pfnReservedM12;
139   void* pfnReservedM11;
140   void* pfnReservedM10;
141   void* pfnReservedM9;
142   void* pfnReservedM8;
143   void* pfnReservedM7;
144   void* pfnReservedM6;
145   void* pfnSVC_Handler;
146   void* pfnReservedM4;
147   void* pfnReservedM3;
148   void* pfnPendSV_Handler;
149   void* pfnSysTick_Handler;
150 
151   /* Peripheral handlers */
152   void* pfnPM_Handler;                    /*  0 Power Manager */
153   void* pfnSYSCTRL_Handler;               /*  1 System Control */
154   void* pfnWDT_Handler;                   /*  2 Watchdog Timer */
155   void* pfnRTC_Handler;                   /*  3 Real-Time Counter */
156   void* pfnEIC_Handler;                   /*  4 External Interrupt Controller */
157   void* pfnNVMCTRL_Handler;               /*  5 Non-Volatile Memory Controller */
158   void* pfnEVSYS_Handler;                 /*  6 Event System Interface */
159   void* pfnSERCOM0_Handler;               /*  7 Serial Communication Interface 0 */
160   void* pfnSERCOM1_Handler;               /*  8 Serial Communication Interface 1 */
161   void* pfnSERCOM2_Handler;               /*  9 Serial Communication Interface 2 */
162   void* pfnSERCOM3_Handler;               /* 10 Serial Communication Interface 3 */
163   void* pfnSERCOM4_Handler;               /* 11 Serial Communication Interface 4 */
164   void* pfnSERCOM5_Handler;               /* 12 Serial Communication Interface 5 */
165   void* pfnTC0_Handler;                   /* 13 Basic Timer Counter 0 */
166   void* pfnTC1_Handler;                   /* 14 Basic Timer Counter 1 */
167   void* pfnTC2_Handler;                   /* 15 Basic Timer Counter 2 */
168   void* pfnTC3_Handler;                   /* 16 Basic Timer Counter 3 */
169   void* pfnTC4_Handler;                   /* 17 Basic Timer Counter 4 */
170   void* pfnTC5_Handler;                   /* 18 Basic Timer Counter 5 */
171   void* pfnReserved19;
172   void* pfnReserved20;
173   void* pfnADC_Handler;                   /* 21 Analog Digital Converter */
174   void* pfnAC_Handler;                    /* 22 Analog Comparators */
175   void* pfnDAC_Handler;                   /* 23 Digital Analog Converter */
176   void* pfnPTC_Handler;                   /* 24 Peripheral Touch Controller */
177 } DeviceVectors;
178 
179 /* Cortex-M0+ processor handlers */
180 void Reset_Handler               ( void );
181 void NMI_Handler                 ( void );
182 void HardFault_Handler           ( void );
183 void SVC_Handler                 ( void );
184 void PendSV_Handler              ( void );
185 void SysTick_Handler             ( void );
186 
187 /* Peripherals handlers */
188 void PM_Handler                  ( void );
189 void SYSCTRL_Handler             ( void );
190 void WDT_Handler                 ( void );
191 void RTC_Handler                 ( void );
192 void EIC_Handler                 ( void );
193 void NVMCTRL_Handler             ( void );
194 void EVSYS_Handler               ( void );
195 void SERCOM0_Handler             ( void );
196 void SERCOM1_Handler             ( void );
197 void SERCOM2_Handler             ( void );
198 void SERCOM3_Handler             ( void );
199 void SERCOM4_Handler             ( void );
200 void SERCOM5_Handler             ( void );
201 void TC0_Handler                 ( void );
202 void TC1_Handler                 ( void );
203 void TC2_Handler                 ( void );
204 void TC3_Handler                 ( void );
205 void TC4_Handler                 ( void );
206 void TC5_Handler                 ( void );
207 void ADC_Handler                 ( void );
208 void AC_Handler                  ( void );
209 void DAC_Handler                 ( void );
210 void PTC_Handler                 ( void );
211 
212 /*
213  * \brief Configuration of the Cortex-M0+ Processor and Core Peripherals
214  */
215 
216 #define LITTLE_ENDIAN          1
217 #define __CM0PLUS_REV          1         /*!< Core revision r0p1 */
218 #define __MPU_PRESENT          0         /*!< MPU present or not */
219 #define __NVIC_PRIO_BITS       2         /*!< Number of bits used for Priority Levels */
220 #define __VTOR_PRESENT         1         /*!< VTOR present or not */
221 #define __Vendor_SysTickConfig 0         /*!< Set to 1 if different SysTick Config is used */
222 
223 /**
224  * \brief CMSIS includes
225  */
226 
227 #include <core_cm0plus.h>
228 #if !defined DONT_USE_CMSIS_INIT
229 #include "system_samd20.h"
230 #endif /* DONT_USE_CMSIS_INIT */
231 
232 /*@}*/
233 
234 /* ************************************************************************** */
235 /**  SOFTWARE PERIPHERAL API DEFINITION FOR SAMD20G18 */
236 /* ************************************************************************** */
237 /** \defgroup SAMD20G18_api Peripheral Software API */
238 /*@{*/
239 
240 #include "component/ac.h"
241 #include "component/adc.h"
242 #include "component/dac.h"
243 #include "component/dsu.h"
244 #include "component/eic.h"
245 #include "component/evsys.h"
246 #include "component/gclk.h"
247 #include "component/nvmctrl.h"
248 #include "component/pac.h"
249 #include "component/pm.h"
250 #include "component/port.h"
251 #include "component/rtc.h"
252 #include "component/sercom.h"
253 #include "component/sysctrl.h"
254 #include "component/tc.h"
255 #include "component/wdt.h"
256 /*@}*/
257 
258 /* ************************************************************************** */
259 /**  REGISTERS ACCESS DEFINITIONS FOR SAMD20G18 */
260 /* ************************************************************************** */
261 /** \defgroup SAMD20G18_reg Registers Access Definitions */
262 /*@{*/
263 
264 #include "instance/ac.h"
265 #include "instance/adc.h"
266 #include "instance/dac.h"
267 #include "instance/dsu.h"
268 #include "instance/eic.h"
269 #include "instance/evsys.h"
270 #include "instance/gclk.h"
271 #include "instance/nvmctrl.h"
272 #include "instance/pac0.h"
273 #include "instance/pac1.h"
274 #include "instance/pac2.h"
275 #include "instance/pm.h"
276 #include "instance/port.h"
277 #include "instance/rtc.h"
278 #include "instance/sercom0.h"
279 #include "instance/sercom1.h"
280 #include "instance/sercom2.h"
281 #include "instance/sercom3.h"
282 #include "instance/sercom4.h"
283 #include "instance/sercom5.h"
284 #include "instance/sysctrl.h"
285 #include "instance/tc0.h"
286 #include "instance/tc1.h"
287 #include "instance/tc2.h"
288 #include "instance/tc3.h"
289 #include "instance/tc4.h"
290 #include "instance/tc5.h"
291 #include "instance/wdt.h"
292 /*@}*/
293 
294 /* ************************************************************************** */
295 /**  PERIPHERAL ID DEFINITIONS FOR SAMD20G18 */
296 /* ************************************************************************** */
297 /** \defgroup SAMD20G18_id Peripheral Ids Definitions */
298 /*@{*/
299 
300 // Peripheral instances on HPB0 bridge
301 #define ID_PAC0           0 /**< \brief Peripheral Access Controller 0 (PAC0) */
302 #define ID_PM             1 /**< \brief Power Manager (PM) */
303 #define ID_SYSCTRL        2 /**< \brief System Control (SYSCTRL) */
304 #define ID_GCLK           3 /**< \brief Generic Clock Generator (GCLK) */
305 #define ID_WDT            4 /**< \brief Watchdog Timer (WDT) */
306 #define ID_RTC            5 /**< \brief Real-Time Counter (RTC) */
307 #define ID_EIC            6 /**< \brief External Interrupt Controller (EIC) */
308 
309 // Peripheral instances on HPB1 bridge
310 #define ID_PAC1          32 /**< \brief Peripheral Access Controller 1 (PAC1) */
311 #define ID_DSU           33 /**< \brief Device Service Unit (DSU) */
312 #define ID_NVMCTRL       34 /**< \brief Non-Volatile Memory Controller (NVMCTRL) */
313 #define ID_PORT          35 /**< \brief Port Module (PORT) */
314 
315 // Peripheral instances on HPB2 bridge
316 #define ID_PAC2          64 /**< \brief Peripheral Access Controller 2 (PAC2) */
317 #define ID_EVSYS         65 /**< \brief Event System Interface (EVSYS) */
318 #define ID_SERCOM0       66 /**< \brief Serial Communication Interface 0 (SERCOM0) */
319 #define ID_SERCOM1       67 /**< \brief Serial Communication Interface 1 (SERCOM1) */
320 #define ID_SERCOM2       68 /**< \brief Serial Communication Interface 2 (SERCOM2) */
321 #define ID_SERCOM3       69 /**< \brief Serial Communication Interface 3 (SERCOM3) */
322 #define ID_SERCOM4       70 /**< \brief Serial Communication Interface 4 (SERCOM4) */
323 #define ID_SERCOM5       71 /**< \brief Serial Communication Interface 5 (SERCOM5) */
324 #define ID_TC0           72 /**< \brief Basic Timer Counter 0 (TC0) */
325 #define ID_TC1           73 /**< \brief Basic Timer Counter 1 (TC1) */
326 #define ID_TC2           74 /**< \brief Basic Timer Counter 2 (TC2) */
327 #define ID_TC3           75 /**< \brief Basic Timer Counter 3 (TC3) */
328 #define ID_TC4           76 /**< \brief Basic Timer Counter 4 (TC4) */
329 #define ID_TC5           77 /**< \brief Basic Timer Counter 5 (TC5) */
330 #define ID_ADC           80 /**< \brief Analog Digital Converter (ADC) */
331 #define ID_AC            81 /**< \brief Analog Comparators (AC) */
332 #define ID_DAC           82 /**< \brief Digital Analog Converter (DAC) */
333 #define ID_PTC           83 /**< \brief Peripheral Touch Controller (PTC) */
334 
335 #define ID_PERIPH_COUNT  84 /**< \brief Number of peripheral IDs */
336 /*@}*/
337 
338 /* ************************************************************************** */
339 /**  BASE ADDRESS DEFINITIONS FOR SAMD20G18 */
340 /* ************************************************************************** */
341 /** \defgroup SAMD20G18_base Peripheral Base Address Definitions */
342 /*@{*/
343 
344 #if defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)
345 #define AC                            (0x42004400UL) /**< \brief (AC) APB Base Address */
346 #define ADC                           (0x42004000UL) /**< \brief (ADC) APB Base Address */
347 #define DAC                           (0x42004800UL) /**< \brief (DAC) APB Base Address */
348 #define DSU                           (0x41002000UL) /**< \brief (DSU) APB Base Address */
349 #define EIC                           (0x40001800UL) /**< \brief (EIC) APB Base Address */
350 #define EVSYS                         (0x42000400UL) /**< \brief (EVSYS) APB Base Address */
351 #define GCLK                          (0x40000C00UL) /**< \brief (GCLK) APB Base Address */
352 #define NVMCTRL                       (0x41004000UL) /**< \brief (NVMCTRL) APB Base Address */
353 #define NVMCTRL_CAL                   (0x00800000UL) /**< \brief (NVMCTRL) CAL Base Address */
354 #define NVMCTRL_LOCKBIT               (0x00802000UL) /**< \brief (NVMCTRL) LOCKBIT Base Address */
355 #define NVMCTRL_OTP1                  (0x00806000UL) /**< \brief (NVMCTRL) OTP1 Base Address */
356 #define NVMCTRL_OTP2                  (0x00806008UL) /**< \brief (NVMCTRL) OTP2 Base Address */
357 #define NVMCTRL_OTP4                  (0x00806020UL) /**< \brief (NVMCTRL) OTP4 Base Address */
358 #define NVMCTRL_TEMP_LOG              (0x00806030UL) /**< \brief (NVMCTRL) TEMP_LOG Base Address */
359 #define NVMCTRL_USER                  (0x00804000UL) /**< \brief (NVMCTRL) USER Base Address */
360 #define PAC0                          (0x40000000UL) /**< \brief (PAC0) APB Base Address */
361 #define PAC1                          (0x41000000UL) /**< \brief (PAC1) APB Base Address */
362 #define PAC2                          (0x42000000UL) /**< \brief (PAC2) APB Base Address */
363 #define PM                            (0x40000400UL) /**< \brief (PM) APB Base Address */
364 #define PORT                          (0x41004400UL) /**< \brief (PORT) APB Base Address */
365 #define PORT_IOBUS                    (0x60000000UL) /**< \brief (PORT) IOBUS Base Address */
366 #define RTC                           (0x40001400UL) /**< \brief (RTC) APB Base Address */
367 #define SERCOM0                       (0x42000800UL) /**< \brief (SERCOM0) APB Base Address */
368 #define SERCOM1                       (0x42000C00UL) /**< \brief (SERCOM1) APB Base Address */
369 #define SERCOM2                       (0x42001000UL) /**< \brief (SERCOM2) APB Base Address */
370 #define SERCOM3                       (0x42001400UL) /**< \brief (SERCOM3) APB Base Address */
371 #define SERCOM4                       (0x42001800UL) /**< \brief (SERCOM4) APB Base Address */
372 #define SERCOM5                       (0x42001C00UL) /**< \brief (SERCOM5) APB Base Address */
373 #define SYSCTRL                       (0x40000800UL) /**< \brief (SYSCTRL) APB Base Address */
374 #define TC0                           (0x42002000UL) /**< \brief (TC0) APB Base Address */
375 #define TC1                           (0x42002400UL) /**< \brief (TC1) APB Base Address */
376 #define TC2                           (0x42002800UL) /**< \brief (TC2) APB Base Address */
377 #define TC3                           (0x42002C00UL) /**< \brief (TC3) APB Base Address */
378 #define TC4                           (0x42003000UL) /**< \brief (TC4) APB Base Address */
379 #define TC5                           (0x42003400UL) /**< \brief (TC5) APB Base Address */
380 #define WDT                           (0x40001000UL) /**< \brief (WDT) APB Base Address */
381 #else
382 #define AC                ((Ac       *)0x42004400UL) /**< \brief (AC) APB Base Address */
383 #define AC_INST_NUM       1                          /**< \brief (AC) Number of instances */
384 #define AC_INSTS          { AC }                     /**< \brief (AC) Instances List */
385 
386 #define ADC               ((Adc      *)0x42004000UL) /**< \brief (ADC) APB Base Address */
387 #define ADC_INST_NUM      1                          /**< \brief (ADC) Number of instances */
388 #define ADC_INSTS         { ADC }                    /**< \brief (ADC) Instances List */
389 
390 #define DAC               ((Dac      *)0x42004800UL) /**< \brief (DAC) APB Base Address */
391 #define DAC_INST_NUM      1                          /**< \brief (DAC) Number of instances */
392 #define DAC_INSTS         { DAC }                    /**< \brief (DAC) Instances List */
393 
394 #define DSU               ((Dsu      *)0x41002000UL) /**< \brief (DSU) APB Base Address */
395 #define DSU_INST_NUM      1                          /**< \brief (DSU) Number of instances */
396 #define DSU_INSTS         { DSU }                    /**< \brief (DSU) Instances List */
397 
398 #define EIC               ((Eic      *)0x40001800UL) /**< \brief (EIC) APB Base Address */
399 #define EIC_INST_NUM      1                          /**< \brief (EIC) Number of instances */
400 #define EIC_INSTS         { EIC }                    /**< \brief (EIC) Instances List */
401 
402 #define EVSYS             ((Evsys    *)0x42000400UL) /**< \brief (EVSYS) APB Base Address */
403 #define EVSYS_INST_NUM    1                          /**< \brief (EVSYS) Number of instances */
404 #define EVSYS_INSTS       { EVSYS }                  /**< \brief (EVSYS) Instances List */
405 
406 #define GCLK              ((Gclk     *)0x40000C00UL) /**< \brief (GCLK) APB Base Address */
407 #define GCLK_INST_NUM     1                          /**< \brief (GCLK) Number of instances */
408 #define GCLK_INSTS        { GCLK }                   /**< \brief (GCLK) Instances List */
409 
410 #define NVMCTRL           ((Nvmctrl  *)0x41004000UL) /**< \brief (NVMCTRL) APB Base Address */
411 #define NVMCTRL_CAL                   (0x00800000UL) /**< \brief (NVMCTRL) CAL Base Address */
412 #define NVMCTRL_LOCKBIT               (0x00802000UL) /**< \brief (NVMCTRL) LOCKBIT Base Address */
413 #define NVMCTRL_OTP1                  (0x00806000UL) /**< \brief (NVMCTRL) OTP1 Base Address */
414 #define NVMCTRL_OTP2                  (0x00806008UL) /**< \brief (NVMCTRL) OTP2 Base Address */
415 #define NVMCTRL_OTP4                  (0x00806020UL) /**< \brief (NVMCTRL) OTP4 Base Address */
416 #define NVMCTRL_TEMP_LOG              (0x00806030UL) /**< \brief (NVMCTRL) TEMP_LOG Base Address */
417 #define NVMCTRL_USER                  (0x00804000UL) /**< \brief (NVMCTRL) USER Base Address */
418 #define NVMCTRL_INST_NUM  1                          /**< \brief (NVMCTRL) Number of instances */
419 #define NVMCTRL_INSTS     { NVMCTRL }                /**< \brief (NVMCTRL) Instances List */
420 
421 #define PAC0              ((Pac      *)0x40000000UL) /**< \brief (PAC0) APB Base Address */
422 #define PAC1              ((Pac      *)0x41000000UL) /**< \brief (PAC1) APB Base Address */
423 #define PAC2              ((Pac      *)0x42000000UL) /**< \brief (PAC2) APB Base Address */
424 #define PAC_INST_NUM      3                          /**< \brief (PAC) Number of instances */
425 #define PAC_INSTS         { PAC0, PAC1, PAC2 }       /**< \brief (PAC) Instances List */
426 
427 #define PM                ((Pm       *)0x40000400UL) /**< \brief (PM) APB Base Address */
428 #define PM_INST_NUM       1                          /**< \brief (PM) Number of instances */
429 #define PM_INSTS          { PM }                     /**< \brief (PM) Instances List */
430 
431 #define PORT              ((Port     *)0x41004400UL) /**< \brief (PORT) APB Base Address */
432 #define PORT_IOBUS        ((Port     *)0x60000000UL) /**< \brief (PORT) IOBUS Base Address */
433 #define PORT_INST_NUM     1                          /**< \brief (PORT) Number of instances */
434 #define PORT_INSTS        { PORT }                   /**< \brief (PORT) Instances List */
435 
436 #define PTC_GCLK_ID       27
437 #define PTC_INST_NUM      1                          /**< \brief (PTC) Number of instances */
438 #define PTC_INSTS         { PTC }                    /**< \brief (PTC) Instances List */
439 
440 #define RTC               ((Rtc      *)0x40001400UL) /**< \brief (RTC) APB Base Address */
441 #define RTC_INST_NUM      1                          /**< \brief (RTC) Number of instances */
442 #define RTC_INSTS         { RTC }                    /**< \brief (RTC) Instances List */
443 
444 #define SERCOM0           ((Sercom   *)0x42000800UL) /**< \brief (SERCOM0) APB Base Address */
445 #define SERCOM1           ((Sercom   *)0x42000C00UL) /**< \brief (SERCOM1) APB Base Address */
446 #define SERCOM2           ((Sercom   *)0x42001000UL) /**< \brief (SERCOM2) APB Base Address */
447 #define SERCOM3           ((Sercom   *)0x42001400UL) /**< \brief (SERCOM3) APB Base Address */
448 #define SERCOM4           ((Sercom   *)0x42001800UL) /**< \brief (SERCOM4) APB Base Address */
449 #define SERCOM5           ((Sercom   *)0x42001C00UL) /**< \brief (SERCOM5) APB Base Address */
450 #define SERCOM_INST_NUM   6                          /**< \brief (SERCOM) Number of instances */
451 #define SERCOM_INSTS      { SERCOM0, SERCOM1, SERCOM2, SERCOM3, SERCOM4, SERCOM5 } /**< \brief (SERCOM) Instances List */
452 
453 #define SYSCTRL           ((Sysctrl  *)0x40000800UL) /**< \brief (SYSCTRL) APB Base Address */
454 #define SYSCTRL_INST_NUM  1                          /**< \brief (SYSCTRL) Number of instances */
455 #define SYSCTRL_INSTS     { SYSCTRL }                /**< \brief (SYSCTRL) Instances List */
456 
457 #define TC0               ((Tc       *)0x42002000UL) /**< \brief (TC0) APB Base Address */
458 #define TC1               ((Tc       *)0x42002400UL) /**< \brief (TC1) APB Base Address */
459 #define TC2               ((Tc       *)0x42002800UL) /**< \brief (TC2) APB Base Address */
460 #define TC3               ((Tc       *)0x42002C00UL) /**< \brief (TC3) APB Base Address */
461 #define TC4               ((Tc       *)0x42003000UL) /**< \brief (TC4) APB Base Address */
462 #define TC5               ((Tc       *)0x42003400UL) /**< \brief (TC5) APB Base Address */
463 #define TC_INST_NUM       6                          /**< \brief (TC) Number of instances */
464 #define TC_INSTS          { TC0, TC1, TC2, TC3, TC4, TC5 } /**< \brief (TC) Instances List */
465 
466 #define WDT               ((Wdt      *)0x40001000UL) /**< \brief (WDT) APB Base Address */
467 #define WDT_INST_NUM      1                          /**< \brief (WDT) Number of instances */
468 #define WDT_INSTS         { WDT }                    /**< \brief (WDT) Instances List */
469 
470 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
471 /*@}*/
472 
473 /* ************************************************************************** */
474 /**  PORT DEFINITIONS FOR SAMD20G18 */
475 /* ************************************************************************** */
476 /** \defgroup SAMD20G18_port PORT Definitions */
477 /*@{*/
478 
479 #include "pio/samd20g18.h"
480 /*@}*/
481 
482 /* ************************************************************************** */
483 /**  MEMORY MAPPING DEFINITIONS FOR SAMD20G18 */
484 /* ************************************************************************** */
485 
486 #define FLASH_SIZE            0x40000UL /* 256 kB */
487 #define FLASH_PAGE_SIZE       64
488 #define FLASH_NB_OF_PAGES     4096
489 #define FLASH_USER_PAGE_SIZE  64
490 #define HRAMC0_SIZE           0x8000UL /* 32 kB */
491 #define FLASH_ADDR            (0x00000000UL) /**< FLASH base address */
492 #define FLASH_USER_PAGE_ADDR  (0x00800000UL) /**< FLASH_USER_PAGE base address */
493 #define HRAMC0_ADDR           (0x20000000UL) /**< HRAMC0 base address */
494 
495 #define DSU_DID_RESETVALUE    0x10001305UL
496 #define PORT_GROUPS           2
497 
498 /* ************************************************************************** */
499 /**  ELECTRICAL DEFINITIONS FOR SAMD20G18 */
500 /* ************************************************************************** */
501 
502 
503 #ifdef __cplusplus
504 }
505 #endif
506 
507 /*@}*/
508 
509 #endif /* SAMD20G18_H */
510