Home
last modified time | relevance | path

Searched refs:CLK_DIV_LEFTBUS_VAL (Results 1 – 2 of 2) sorted by relevance

/arch/arm/mach-exynos/
A Dclock_init_exynos4.c65 writel(CLK_DIV_LEFTBUS_VAL, &clk->div_leftbus); in system_clock_init()
A Dexynos4_setup.h146 #define CLK_DIV_LEFTBUS_VAL ((GPL_RATIO << 4) | (GDL_RATIO)) macro

Completed in 4 milliseconds