Home
last modified time | relevance | path

Searched refs:sel (Results 1 – 25 of 52) sorted by relevance

123

/arch/arm/mach-exynos/
A Dclock.c652 sel = (sel >> 24) & 0xf; in exynos4_get_pwm_clk()
713 sel = (sel >> (dev_index << 2)) & 0xf; in exynos4_get_uart_clk()
715 if (sel == 0x6) in exynos4_get_uart_clk()
759 sel = (sel >> (dev_index << 2)) & 0xf; in exynos4x12_get_uart_clk()
761 if (sel == 0x6) in exynos4x12_get_uart_clk()
795 sel = (sel >> (dev_index << 2)) & 0xf; in exynos4_get_mmc_clk()
797 if (sel == 0x6) in exynos4_get_mmc_clk()
928 sel = sel & 0xf; in exynos4_get_lcd_clk()
970 sel = sel & 0xf; in exynos5_get_lcd_clk()
1015 if (sel) in exynos5420_get_lcd_clk()
[all …]
/arch/mips/include/asm/
A Dmipsregs.h1312 if (sel == 0) \
1330 else if (sel == 0) \
1361 if (sel == 0) \
1378 else if (sel == 0) \
1438 if (sel == 0) \
1471 else if (sel == 0) \
1518 : "i" (sel)); \
1970 : "i" (sel)); \
1983 : "i" (sel)); \
1996 "i" (sel)); \
[all …]
/arch/arm/cpu/armv7/bcm235xx/
A Dclk-core.c120 if (selector_exists(&cd->sel)) { in peri_clk_enable()
121 reg = readl(base + cd->sel.offset); in peri_clk_enable()
122 bitfield_replace(reg, cd->sel.shift, cd->sel.width, in peri_clk_enable()
123 c->sel); in peri_clk_enable()
124 writel(reg, base + cd->sel.offset); in peri_clk_enable()
191 c->sel = i; in peri_clk_set_rate()
215 if (selector_exists(&cd->sel)) { in peri_clk_get_rate()
216 reg = readl(base + cd->sel.offset); in peri_clk_get_rate()
217 c->sel = bitfield_extract(reg, cd->sel.shift, cd->sel.width); in peri_clk_get_rate()
223 c->sel = 0; in peri_clk_get_rate()
[all …]
A Dclk-bcm235xx.c149 .sel = SELECTOR(0x0a28, 0, 3),
161 .sel = SELECTOR(0x0a2c, 0, 3),
173 .sel = SELECTOR(0x0a34, 0, 3),
185 .sel = SELECTOR(0x0a30, 0, 3),
238 .sel = SELECTOR(0x0a64, 0, 3),
249 .sel = SELECTOR(0x0a68, 0, 3),
260 .sel = SELECTOR(0x0a84, 0, 3),
A Dclk-core.h71 int sel; member
110 #define selector_exists(sel) ((sel)->width != 0) argument
404 struct bcm_clk_sel sel; member
/arch/arm/cpu/armv7/bcm281xx/
A Dclk-core.c120 if (selector_exists(&cd->sel)) { in peri_clk_enable()
121 reg = readl(base + cd->sel.offset); in peri_clk_enable()
122 bitfield_replace(reg, cd->sel.shift, cd->sel.width, in peri_clk_enable()
123 c->sel); in peri_clk_enable()
124 writel(reg, base + cd->sel.offset); in peri_clk_enable()
191 c->sel = i; in peri_clk_set_rate()
215 if (selector_exists(&cd->sel)) { in peri_clk_get_rate()
216 reg = readl(base + cd->sel.offset); in peri_clk_get_rate()
217 c->sel = bitfield_extract(reg, cd->sel.shift, cd->sel.width); in peri_clk_get_rate()
223 c->sel = 0; in peri_clk_get_rate()
[all …]
A Dclk-bcm281xx.c149 .sel = SELECTOR(0x0a28, 0, 3),
161 .sel = SELECTOR(0x0a2c, 0, 3),
173 .sel = SELECTOR(0x0a34, 0, 3),
185 .sel = SELECTOR(0x0a30, 0, 3),
238 .sel = SELECTOR(0x0a64, 0, 3),
249 .sel = SELECTOR(0x0a68, 0, 3),
260 .sel = SELECTOR(0x0a84, 0, 3),
A Dclk-core.h71 int sel; member
110 #define selector_exists(sel) ((sel)->width != 0) argument
404 struct bcm_clk_sel sel; member
/arch/arm/mach-imx/
A Dcmd_mfgprot.c33 char *pubk, *sign, *sel; in do_mfgprot() local
39 sel = argv[1]; in do_mfgprot()
50 if (strcmp(sel, pubk) == 0) { in do_mfgprot()
68 } else if (strcmp(sel, sign) == 0) { in do_mfgprot()
/arch/arm/dts/
A Dmt7987a-u-boot.dtsi55 clock-names = "spi-clk", "sel-clk";
62 clock-names = "spi-clk", "sel-clk";
69 clock-names = "spi-clk", "sel-clk";
A Dk3-am654-r5-base-board.dts150 cpsw-phy-sel@40f04040 {
151 compatible = "ti,am654-cpsw-phy-sel";
153 reg-names = "gmii-sel";
A Dca-presidio-engboard.dts92 blink-sel =<0>;
101 blink-sel =<1>;
A Dsocfpga_cyclone5_mcvevk.dts64 ts,ref-sel = <0>;
A Dimx8mn-var-som-symphony.dts77 usb3-sata-sel-hog {
91 enet-sel-hog {
A Dsocfpga_agilex5_socdk-u-boot.dtsi115 cdns,phy-rd-del-sel = <52>;
119 cdns,phy-param-phase-detect-sel = <2>;
A Dimx53-m53.dtsi62 st,ref-sel = <0>;
A Dmt7981.dtsi270 clock-names = "spi-clk", "sel-clk";
285 clock-names = "spi-clk", "sel-clk";
298 clock-names = "spi-clk", "sel-clk";
A Dimx6ul-phytec-segin-peb-av-02.dtsi68 st,ref-sel = <0>;
/arch/arm/mach-kirkwood/
A Dmpp.c53 unsigned int sel = MPP_SEL(*mpp_list); in kirkwood_mpp_conf() local
77 mpp_ctrl[num / 8] |= sel << shift; in kirkwood_mpp_conf()
/arch/mips/cpu/
A Dstart.S25 .macro init_wr sel
26 MTC0 zero, CP0_WATCHLO,\sel
27 mtc0 t1, CP0_WATCHHI,\sel
28 mfc0 t0, CP0_WATCHHI,\sel
/arch/mips/mach-mtmips/mt7621/tpl/
A Dstart.S21 .macro init_wr sel
22 MTC0 zero, CP0_WATCHLO,\sel
23 mtc0 t1, CP0_WATCHHI,\sel
/arch/arm/mach-tegra/
A Dcpu.c277 struct clk_pll_table *sel; in init_pllx() local
297 sel = &tegra_pll_x_table[chip_sku][osc]; in init_pllx()
298 pllx_set_rate(pll, sel->n, sel->m, sel->p, sel->cpcon); in init_pllx()
/arch/arm/include/asm/arch-sunxi/
A Dtve.h78 #define SUNXI_TVE_GCTRL_DAC_INPUT(dac, sel) ((sel) << (((dac) + 1) * 4)) argument
/arch/mips/mach-mtmips/mt7621/spl/
A Dstart.S27 .macro init_wr sel
28 MTC0 zero, CP0_WATCHLO,\sel
29 mtc0 t1, CP0_WATCHHI,\sel
/arch/powerpc/cpu/mpc85xx/
A Dfsl_corenet2_serdes.c209 u32 sfp_spfr0, sel; in serdes_init() local
228 sel = (sfp_spfr0 >> FUSE_VAL_SHIFT) & FUSE_VAL_MASK; in serdes_init()
230 if (has_erratum_a007186() && (sel == 0x01 || sel == 0x02)) { in serdes_init()

Completed in 49 milliseconds

123