1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3 * Xilinx Zynq GPIO device driver
4 *
5 * Copyright (C) 2015 DAVE Embedded Systems <devel@dave.eu>
6 *
7 * Most of code taken from linux kernel driver (linux/drivers/gpio/gpio-zynq.c)
8 * Copyright (C) 2009 - 2014 Xilinx, Inc.
9 */
10
11 #include <asm/gpio.h>
12 #include <asm/io.h>
13 #include <linux/bitops.h>
14 #include <linux/errno.h>
15 #include <dm.h>
16 #include <fdtdec.h>
17
18 /* Maximum banks */
19 #define ZYNQ_GPIO_MAX_BANK 4
20
21 #define ZYNQ_GPIO_BANK0_NGPIO 32
22 #define ZYNQ_GPIO_BANK1_NGPIO 22
23 #define ZYNQ_GPIO_BANK2_NGPIO 32
24 #define ZYNQ_GPIO_BANK3_NGPIO 32
25
26 #define ZYNQ_GPIO_NR_GPIOS (ZYNQ_GPIO_BANK0_NGPIO + \
27 ZYNQ_GPIO_BANK1_NGPIO + \
28 ZYNQ_GPIO_BANK2_NGPIO + \
29 ZYNQ_GPIO_BANK3_NGPIO)
30
31 #define ZYNQMP_GPIO_MAX_BANK 6
32
33 #define ZYNQMP_GPIO_BANK0_NGPIO 26
34 #define ZYNQMP_GPIO_BANK1_NGPIO 26
35 #define ZYNQMP_GPIO_BANK2_NGPIO 26
36 #define ZYNQMP_GPIO_BANK3_NGPIO 32
37 #define ZYNQMP_GPIO_BANK4_NGPIO 32
38 #define ZYNQMP_GPIO_BANK5_NGPIO 32
39
40 #define ZYNQMP_GPIO_NR_GPIOS 174
41
42 #define ZYNQ_GPIO_BANK0_PIN_MIN(str) 0
43 #define ZYNQ_GPIO_BANK0_PIN_MAX(str) (ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
44 ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
45 #define ZYNQ_GPIO_BANK1_PIN_MIN(str) (ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
46 #define ZYNQ_GPIO_BANK1_PIN_MAX(str) (ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
47 ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
48 #define ZYNQ_GPIO_BANK2_PIN_MIN(str) (ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
49 #define ZYNQ_GPIO_BANK2_PIN_MAX(str) (ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
50 ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
51 #define ZYNQ_GPIO_BANK3_PIN_MIN(str) (ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
52 #define ZYNQ_GPIO_BANK3_PIN_MAX(str) (ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
53 ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
54 #define ZYNQ_GPIO_BANK4_PIN_MIN(str) (ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
55 #define ZYNQ_GPIO_BANK4_PIN_MAX(str) (ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
56 ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
57 #define ZYNQ_GPIO_BANK5_PIN_MIN(str) (ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
58 #define ZYNQ_GPIO_BANK5_PIN_MAX(str) (ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
59 ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
60
61 /* Register offsets for the GPIO device */
62 /* LSW Mask & Data -WO */
63 #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK) (0x000 + (8 * BANK))
64 /* MSW Mask & Data -WO */
65 #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK) (0x004 + (8 * BANK))
66 /* Data Register-RW */
67 #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK) (0x060 + (4 * BANK))
68 /* Direction mode reg-RW */
69 #define ZYNQ_GPIO_DIRM_OFFSET(BANK) (0x204 + (0x40 * BANK))
70 /* Output enable reg-RW */
71 #define ZYNQ_GPIO_OUTEN_OFFSET(BANK) (0x208 + (0x40 * BANK))
72 /* Interrupt mask reg-RO */
73 #define ZYNQ_GPIO_INTMASK_OFFSET(BANK) (0x20C + (0x40 * BANK))
74 /* Interrupt enable reg-WO */
75 #define ZYNQ_GPIO_INTEN_OFFSET(BANK) (0x210 + (0x40 * BANK))
76 /* Interrupt disable reg-WO */
77 #define ZYNQ_GPIO_INTDIS_OFFSET(BANK) (0x214 + (0x40 * BANK))
78 /* Interrupt status reg-RO */
79 #define ZYNQ_GPIO_INTSTS_OFFSET(BANK) (0x218 + (0x40 * BANK))
80 /* Interrupt type reg-RW */
81 #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK) (0x21C + (0x40 * BANK))
82 /* Interrupt polarity reg-RW */
83 #define ZYNQ_GPIO_INTPOL_OFFSET(BANK) (0x220 + (0x40 * BANK))
84 /* Interrupt on any, reg-RW */
85 #define ZYNQ_GPIO_INTANY_OFFSET(BANK) (0x224 + (0x40 * BANK))
86
87 /* Disable all interrupts mask */
88 #define ZYNQ_GPIO_IXR_DISABLE_ALL 0xFFFFFFFF
89
90 /* Mid pin number of a bank */
91 #define ZYNQ_GPIO_MID_PIN_NUM 16
92
93 /* GPIO upper 16 bit mask */
94 #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
95
96 #define PMC_GPIO_NR_GPIOS 116
97 #define PMC_GPIO_MAX_BANK 5
98
99 struct zynq_gpio_plat {
100 phys_addr_t base;
101 const struct zynq_platform_data *p_data;
102 };
103
104 /**
105 * struct zynq_platform_data - zynq gpio platform data structure
106 * @label: string to store in gpio->label
107 * @ngpio: max number of gpio pins
108 * @max_bank: maximum number of gpio banks
109 * @bank_min: this array represents bank's min pin
110 * @bank_max: this array represents bank's max pin
111 */
112 struct zynq_platform_data {
113 const char *label;
114 u16 ngpio;
115 u32 max_bank;
116 u32 bank_min[ZYNQMP_GPIO_MAX_BANK];
117 u32 bank_max[ZYNQMP_GPIO_MAX_BANK];
118 };
119
120 #define VERSAL_GPIO_NR_GPIOS 58
121 #define VERSAL_GPIO_MAX_BANK 4
122
123 static const struct zynq_platform_data versal_gpio_def = {
124 .label = "versal_gpio",
125 .ngpio = VERSAL_GPIO_NR_GPIOS,
126 .max_bank = VERSAL_GPIO_MAX_BANK,
127 .bank_min[0] = 0,
128 .bank_max[0] = 25,
129 .bank_min[3] = 26,
130 .bank_max[3] = 57,
131 };
132
133 static const struct zynq_platform_data pmc_gpio_def = {
134 .label = "pmc_gpio",
135 .ngpio = PMC_GPIO_NR_GPIOS,
136 .max_bank = PMC_GPIO_MAX_BANK,
137 .bank_min[0] = 0,
138 .bank_max[0] = 25,
139 .bank_min[1] = 26,
140 .bank_max[1] = 51,
141 .bank_min[3] = 52,
142 .bank_max[3] = 83,
143 .bank_min[4] = 84,
144 .bank_max[4] = 115,
145 };
146
147 static const struct zynq_platform_data zynqmp_gpio_def = {
148 .label = "zynqmp_gpio",
149 .ngpio = ZYNQMP_GPIO_NR_GPIOS,
150 .max_bank = ZYNQMP_GPIO_MAX_BANK,
151 .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
152 .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
153 .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
154 .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
155 .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
156 .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
157 .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
158 .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
159 .bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
160 .bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
161 .bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
162 .bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
163 };
164
165 static const struct zynq_platform_data zynq_gpio_def = {
166 .label = "zynq_gpio",
167 .ngpio = ZYNQ_GPIO_NR_GPIOS,
168 .max_bank = ZYNQ_GPIO_MAX_BANK,
169 .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
170 .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
171 .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
172 .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
173 .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
174 .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
175 .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
176 .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
177 };
178
179 /**
180 * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
181 * for a given pin in the GPIO device
182 * @pin_num: gpio pin number within the device
183 * @bank_num: an output parameter used to return the bank number of the gpio
184 * pin
185 * @bank_pin_num: an output parameter used to return pin number within a bank
186 * for the given gpio pin
187 * @dev: Pointer to our device structure.
188 *
189 * Returns the bank number and pin offset within the bank.
190 */
zynq_gpio_get_bank_pin(unsigned int pin_num,unsigned int * bank_num,unsigned int * bank_pin_num,struct udevice * dev)191 static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
192 unsigned int *bank_num,
193 unsigned int *bank_pin_num,
194 struct udevice *dev)
195 {
196 struct zynq_gpio_plat *plat = dev_get_plat(dev);
197 u32 bank;
198
199 for (bank = 0; bank < plat->p_data->max_bank; bank++) {
200 if (pin_num >= plat->p_data->bank_min[bank] &&
201 pin_num <= plat->p_data->bank_max[bank]) {
202 *bank_num = bank;
203 *bank_pin_num = pin_num -
204 plat->p_data->bank_min[bank];
205 return;
206 }
207 }
208
209 if (bank >= plat->p_data->max_bank) {
210 printf("Invalid bank and pin num\n");
211 *bank_num = 0;
212 *bank_pin_num = 0;
213 }
214 }
215
gpio_is_valid(unsigned gpio,struct udevice * dev)216 static int gpio_is_valid(unsigned gpio, struct udevice *dev)
217 {
218 struct zynq_gpio_plat *plat = dev_get_plat(dev);
219
220 return gpio < plat->p_data->ngpio;
221 }
222
check_gpio(unsigned gpio,struct udevice * dev)223 static int check_gpio(unsigned gpio, struct udevice *dev)
224 {
225 if (!gpio_is_valid(gpio, dev)) {
226 printf("ERROR : check_gpio: invalid GPIO %d\n", gpio);
227 return -1;
228 }
229 return 0;
230 }
231
zynq_gpio_get_value(struct udevice * dev,unsigned gpio)232 static int zynq_gpio_get_value(struct udevice *dev, unsigned gpio)
233 {
234 u32 data;
235 unsigned int bank_num, bank_pin_num;
236 struct zynq_gpio_plat *plat = dev_get_plat(dev);
237
238 if (check_gpio(gpio, dev) < 0)
239 return -1;
240
241 zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
242
243 data = readl(plat->base +
244 ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
245
246 return (data >> bank_pin_num) & 1;
247 }
248
zynq_gpio_set_value(struct udevice * dev,unsigned gpio,int value)249 static int zynq_gpio_set_value(struct udevice *dev, unsigned gpio, int value)
250 {
251 unsigned int reg_offset, bank_num, bank_pin_num;
252 struct zynq_gpio_plat *plat = dev_get_plat(dev);
253
254 if (check_gpio(gpio, dev) < 0)
255 return -1;
256
257 zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
258
259 if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
260 /* only 16 data bits in bit maskable reg */
261 bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
262 reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
263 } else {
264 reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
265 }
266
267 /*
268 * get the 32 bit value to be written to the mask/data register where
269 * the upper 16 bits is the mask and lower 16 bits is the data
270 */
271 value = !!value;
272 value = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
273 ((value << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
274
275 writel(value, plat->base + reg_offset);
276
277 return 0;
278 }
279
zynq_gpio_direction_input(struct udevice * dev,unsigned gpio)280 static int zynq_gpio_direction_input(struct udevice *dev, unsigned gpio)
281 {
282 u32 reg;
283 unsigned int bank_num, bank_pin_num;
284 struct zynq_gpio_plat *plat = dev_get_plat(dev);
285
286 if (check_gpio(gpio, dev) < 0)
287 return -1;
288
289 zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
290
291 /* bank 0 pins 7 and 8 are special and cannot be used as inputs */
292 if (bank_num == 0 && (bank_pin_num == 7 || bank_pin_num == 8))
293 return -1;
294
295 /* clear the bit in direction mode reg to set the pin as input */
296 reg = readl(plat->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
297 reg &= ~BIT(bank_pin_num);
298 writel(reg, plat->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
299
300 return 0;
301 }
302
zynq_gpio_direction_output(struct udevice * dev,unsigned gpio,int value)303 static int zynq_gpio_direction_output(struct udevice *dev, unsigned gpio,
304 int value)
305 {
306 u32 reg;
307 unsigned int bank_num, bank_pin_num;
308 struct zynq_gpio_plat *plat = dev_get_plat(dev);
309
310 if (check_gpio(gpio, dev) < 0)
311 return -1;
312
313 zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
314
315 /* set the GPIO pin as output */
316 reg = readl(plat->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
317 reg |= BIT(bank_pin_num);
318 writel(reg, plat->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
319
320 /* configure the output enable reg for the pin */
321 reg = readl(plat->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
322 reg |= BIT(bank_pin_num);
323 writel(reg, plat->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
324
325 /* set the state of the pin */
326 zynq_gpio_set_value(dev, gpio, value);
327 return 0;
328 }
329
zynq_gpio_get_function(struct udevice * dev,unsigned offset)330 static int zynq_gpio_get_function(struct udevice *dev, unsigned offset)
331 {
332 u32 reg;
333 unsigned int bank_num, bank_pin_num;
334 struct zynq_gpio_plat *plat = dev_get_plat(dev);
335
336 if (check_gpio(offset, dev) < 0)
337 return -1;
338
339 zynq_gpio_get_bank_pin(offset, &bank_num, &bank_pin_num, dev);
340
341 /* set the GPIO pin as output */
342 reg = readl(plat->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
343 reg &= BIT(bank_pin_num);
344 if (reg)
345 return GPIOF_OUTPUT;
346 else
347 return GPIOF_INPUT;
348 }
349
350 static const struct dm_gpio_ops gpio_zynq_ops = {
351 .direction_input = zynq_gpio_direction_input,
352 .direction_output = zynq_gpio_direction_output,
353 .get_value = zynq_gpio_get_value,
354 .set_value = zynq_gpio_set_value,
355 .get_function = zynq_gpio_get_function,
356 };
357
358 static const struct udevice_id zynq_gpio_ids[] = {
359 { .compatible = "xlnx,zynq-gpio-1.0",
360 .data = (ulong)&zynq_gpio_def},
361 { .compatible = "xlnx,zynqmp-gpio-1.0",
362 .data = (ulong)&zynqmp_gpio_def},
363 { .compatible = "xlnx,versal-gpio-1.0",
364 .data = (ulong)&versal_gpio_def},
365 { .compatible = "xlnx,pmc-gpio-1.0",
366 .data = (ulong)&pmc_gpio_def },
367 { }
368 };
369
zynq_gpio_probe(struct udevice * dev)370 static int zynq_gpio_probe(struct udevice *dev)
371 {
372 struct zynq_gpio_plat *plat = dev_get_plat(dev);
373 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
374 const void *label_ptr;
375
376 label_ptr = dev_read_prop(dev, "label", NULL);
377 if (label_ptr) {
378 uc_priv->bank_name = strdup(label_ptr);
379 if (!uc_priv->bank_name)
380 return -ENOMEM;
381 } else {
382 uc_priv->bank_name = dev->name;
383 }
384
385 if (plat->p_data)
386 uc_priv->gpio_count = plat->p_data->ngpio;
387
388 return 0;
389 }
390
zynq_gpio_of_to_plat(struct udevice * dev)391 static int zynq_gpio_of_to_plat(struct udevice *dev)
392 {
393 struct zynq_gpio_plat *plat = dev_get_plat(dev);
394
395 plat->base = (phys_addr_t)dev_read_addr(dev);
396
397 plat->p_data =
398 (struct zynq_platform_data *)dev_get_driver_data(dev);
399
400 return 0;
401 }
402
403 U_BOOT_DRIVER(gpio_zynq) = {
404 .name = "gpio_zynq",
405 .id = UCLASS_GPIO,
406 .ops = &gpio_zynq_ops,
407 .of_match = zynq_gpio_ids,
408 .of_to_plat = zynq_gpio_of_to_plat,
409 .probe = zynq_gpio_probe,
410 .plat_auto = sizeof(struct zynq_gpio_plat),
411 };
412