Home
last modified time | relevance | path

Searched refs:CLK_SRC_TOP2_VAL (Results 1 – 2 of 2) sorted by relevance

/arch/arm/mach-exynos/
A Dexynos5_setup.h566 #define CLK_SRC_TOP2_VAL ((MUX_GPLL_SEL << 28) \ macro
781 #define CLK_SRC_TOP2_VAL 0x11101000 macro
A Dclock_init_exynos5.c736 val |= CLK_SRC_TOP2_VAL; in exynos5250_system_clock_init()
915 writel(CLK_SRC_TOP2_VAL, &clk->src_top2); in exynos5420_system_clock_init()

Completed in 6 milliseconds