Home
last modified time | relevance | path

Searched refs:isb (Results 1 – 25 of 42) sorted by relevance

12

/arch/arm/lib/
A Dgic_64.S109 isb
127 isb
131 isb
134 isb
140 isb
143 isb
147 isb
186 isb
/arch/arm/cpu/armv8/
A Dtlb.S22 isb
26 isb
30 isb
A Dgeneric_timer.c42 isb(); in timer_read_counter()
69 isb(); in timer_read_counter()
84 isb(); in timer_read_counter()
A Dstart.S147 4: isb
160 isb
242 isb
257 isb
265 isb
275 isb
286 isb
294 isb
A Dcache.S30 isb /* sync change of cssidr_el1 */
107 isb
225 isb sy
262 0: isb
277 0: isb
286 0: isb
A Dfel_utils.S59 isb sy
63 isb sy
/arch/arm/include/asm/arch-armv7/
A Dgenerictimer.h36 isb
39 1 : isb
45 isb
/arch/arm/cpu/armv7m/
A Dcache.c167 isb(); /* Make sure instruction stream sees it */ in action_cache_range()
199 isb(); /* Make sure instruction stream sees it */ in action_dcache_all()
218 isb(); /* Make sure instruction stream sees it */ in dcache_enable()
236 isb(); /* Make sure instruction stream sees it */ in dcache_disable()
313 isb(); /* Make sure instruction stream sees it */ in invalidate_icache_all()
326 isb(); /* Make sure instruction stream sees it */ in icache_enable()
339 isb(); /* flush pipeline */ in icache_disable()
341 isb(); /* subsequent instructions fetch see cache disable effect */ in icache_disable()
A Dmpu.c29 isb(); /* Make sure instruction stream sees it */ in enable_mpu()
/arch/arm/mach-mediatek/mt7629/
A Dlowlevel_init.S35 isb
38 isb
40 isb
/arch/arm/cpu/armv7/
A Dmpu_v7r.c42 isb(); in disable_mpu()
53 isb(); in enable_mpu()
A Dnonsec_virt.S49 isb
64 isb
71 isb
88 isb
202 isb
A Dcache_v7_asm.S40 isb @ isb to sych the new cssr&csidr
71 isb
110 isb @ isb to sych the new cssr&csidr
141 isb
A Dpsci.S141 isb
185 isb @ isb to sych the new cssr&csidr
213 isb
222 isb
231 isb
245 isb
A Dcache_v7.c94 isb(); in v7_inval_tlb()
198 isb(); in invalidate_icache_all()
/arch/arm/cpu/armv7/sunxi/
A Dpsci.c93 isb(); in __mdelay()
97 isb(); in __mdelay()
102 isb(); in __mdelay()
258 isb(); in cp15_write_scr()
/arch/arm/mach-imx/mx7/
A Dpsci-suspend.S48 isb
62 isb
/arch/arm/include/asm/
A Dcache.h27 isb(); in invalidate_l2_cache()
A Dbarriers.h46 #define isb() ISB macro
A Darmv7.h81 isb(); in write_l2ctlr()
/arch/arm/mach-zynq/
A Dlowlevel_init.S17 isb
/arch/arm/mach-socfpga/
A Dtimer_s10.c34 isb(); in __get_time_stamp()
/arch/arm/include/asm/arch-qemu-sbsa/
A Dboot0.h26 isb
/arch/arm/mach-sc5xx/
A Dsc59x_64.c105 isb(); in sc5xx_soc_init()
/arch/arm/mach-sunxi/
A Drmr_switch.S81 isb sy
85 isb sy

Completed in 20 milliseconds

12