1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Taken from the linux kernel file of the same name
4  *
5  * (C) Copyright 2012
6  * Graeme Russ, <graeme.russ@gmail.com>
7  */
8 
9 #ifndef _ASM_X86_MSR_H
10 #define _ASM_X86_MSR_H
11 
12 #include <asm/msr-index.h>
13 
14 #ifndef __ASSEMBLY__
15 
16 #include <linux/types.h>
17 #include <linux/ioctl.h>
18 
19 #define X86_IOC_RDMSR_REGS	_IOWR('c', 0xA0, __u32[8])
20 #define X86_IOC_WRMSR_REGS	_IOWR('c', 0xA1, __u32[8])
21 
22 #ifdef __KERNEL__
23 
24 #include <linux/errno.h>
25 
26 struct msr {
27 	union {
28 		struct {
29 			u32 l;
30 			u32 h;
31 		};
32 		u64 q;
33 	};
34 };
35 
36 struct msr_info {
37 	u32 msr_no;
38 	struct msr reg;
39 	struct msr *msrs;
40 	int err;
41 };
42 
43 struct msr_regs_info {
44 	u32 *regs;
45 	int err;
46 };
47 
native_read_tscp(unsigned int * aux)48 static inline unsigned long long native_read_tscp(unsigned int *aux)
49 {
50 	unsigned long low, high;
51 	asm volatile(".byte 0x0f,0x01,0xf9"
52 		     : "=a" (low), "=d" (high), "=c" (*aux));
53 	return low | ((u64)high << 32);
54 }
55 
56 /*
57  * both i386 and x86_64 returns 64-bit value in edx:eax, but gcc's "A"
58  * constraint has different meanings. For i386, "A" means exactly
59  * edx:eax, while for x86_64 it doesn't mean rdx:rax or edx:eax. Instead,
60  * it means rax *or* rdx.
61  */
62 #if CONFIG_IS_ENABLED(X86_64)
63 /* Using 64-bit values saves one instruction clearing the high half of low */
64 #define DECLARE_ARGS(val, low, high)	unsigned long low, high
65 #define EAX_EDX_VAL(val, low, high)	((low) | (high) << 32)
66 #define EAX_EDX_RET(val, low, high)	"=a" (low), "=d" (high)
67 #else
68 #define DECLARE_ARGS(val, low, high)	unsigned long long val
69 #define EAX_EDX_VAL(val, low, high)	(val)
70 #define EAX_EDX_RET(val, low, high)	"=A" (val)
71 #endif
72 
73 static inline notrace
native_read_msr(unsigned int msr)74 	unsigned long long native_read_msr(unsigned int msr)
75 {
76 	DECLARE_ARGS(val, low, high);
77 
78 	asm volatile("rdmsr" : EAX_EDX_RET(val, low, high) : "c" (msr));
79 	return EAX_EDX_VAL(val, low, high);
80 }
81 
native_write_msr(unsigned int msr,unsigned low,unsigned high)82 static inline void native_write_msr(unsigned int msr,
83 				    unsigned low, unsigned high)
84 {
85 	asm volatile("wrmsr" : : "c" (msr), "a"(low), "d" (high) : "memory");
86 }
87 
88 extern unsigned long long native_read_tsc(void);
89 
90 extern int native_rdmsr_safe_regs(u32 regs[8]);
91 extern int native_wrmsr_safe_regs(u32 regs[8]);
92 
native_read_pmc(int counter)93 static inline unsigned long long native_read_pmc(int counter)
94 {
95 	DECLARE_ARGS(val, low, high);
96 
97 	asm volatile("rdpmc" : EAX_EDX_RET(val, low, high) : "c" (counter));
98 	return EAX_EDX_VAL(val, low, high);
99 }
100 
101 #ifdef CONFIG_PARAVIRT
102 #include <asm/paravirt.h>
103 #else
104 #include <errno.h>
105 /*
106  * Access to machine-specific registers (available on 586 and better only)
107  * Note: the rd* operations modify the parameters directly (without using
108  * pointer indirection), this allows gcc to optimize better
109  */
110 
111 #define rdmsr(msr, val1, val2)					\
112 do {								\
113 	u64 __val = native_read_msr((msr));			\
114 	(void)((val1) = (u32)__val);				\
115 	(void)((val2) = (u32)(__val >> 32));			\
116 } while (0)
117 
wrmsr(unsigned msr,unsigned low,unsigned high)118 static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
119 {
120 	native_write_msr(msr, low, high);
121 }
122 
123 #define rdmsrl(msr, val)			\
124 	((val) = native_read_msr((msr)))
125 
126 #define wrmsrl(msr, val)						\
127 	native_write_msr((msr), (u32)((u64)(val)), (u32)((u64)(val) >> 32))
128 
msr_clrsetbits_64(unsigned msr,u64 clear,u64 set)129 static inline void msr_clrsetbits_64(unsigned msr, u64 clear, u64 set)
130 {
131 	u64 val;
132 
133 	val = native_read_msr(msr);
134 	val &= ~clear;
135 	val |= set;
136 	wrmsrl(msr, val);
137 }
138 
msr_setbits_64(unsigned msr,u64 set)139 static inline void msr_setbits_64(unsigned msr, u64 set)
140 {
141 	u64 val;
142 
143 	val = native_read_msr(msr);
144 	val |= set;
145 	wrmsrl(msr, val);
146 }
147 
msr_clrbits_64(unsigned msr,u64 clear)148 static inline void msr_clrbits_64(unsigned msr, u64 clear)
149 {
150 	u64 val;
151 
152 	val = native_read_msr(msr);
153 	val &= ~clear;
154 	wrmsrl(msr, val);
155 }
156 
157 /* rdmsr with exception handling */
158 #define rdmsr_safe(msr, p1, p2)					\
159 ({								\
160 	int __err;						\
161 	u64 __val = native_read_msr_safe((msr), &__err);	\
162 	(*p1) = (u32)__val;					\
163 	(*p2) = (u32)(__val >> 32);				\
164 	__err;							\
165 })
166 
rdmsrl_amd_safe(unsigned msr,unsigned long long * p)167 static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
168 {
169 	u32 gprs[8] = { 0 };
170 	int err;
171 
172 	gprs[1] = msr;
173 	gprs[7] = 0x9c5a203a;
174 
175 	err = native_rdmsr_safe_regs(gprs);
176 
177 	*p = gprs[0] | ((u64)gprs[2] << 32);
178 
179 	return err;
180 }
181 
wrmsrl_amd_safe(unsigned msr,unsigned long long val)182 static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
183 {
184 	u32 gprs[8] = { 0 };
185 
186 	gprs[0] = (u32)val;
187 	gprs[1] = msr;
188 	gprs[2] = val >> 32;
189 	gprs[7] = 0x9c5a203a;
190 
191 	return native_wrmsr_safe_regs(gprs);
192 }
193 
rdmsr_safe_regs(u32 regs[8])194 static inline int rdmsr_safe_regs(u32 regs[8])
195 {
196 	return native_rdmsr_safe_regs(regs);
197 }
198 
wrmsr_safe_regs(u32 regs[8])199 static inline int wrmsr_safe_regs(u32 regs[8])
200 {
201 	return native_wrmsr_safe_regs(regs);
202 }
203 
204 typedef struct msr_t {
205 	uint32_t lo;
206 	uint32_t hi;
207 } msr_t;
208 
msr_read(unsigned msr_num)209 static inline struct msr_t msr_read(unsigned msr_num)
210 {
211 	struct msr_t msr;
212 
213 	rdmsr(msr_num, msr.lo, msr.hi);
214 
215 	return msr;
216 }
217 
msr_write(unsigned msr_num,msr_t msr)218 static inline void msr_write(unsigned msr_num, msr_t msr)
219 {
220 	wrmsr(msr_num, msr.lo, msr.hi);
221 }
222 
223 #define rdtscl(low)						\
224 	((low) = (u32)__native_read_tsc())
225 
226 #define rdtscll(val)						\
227 	((val) = __native_read_tsc())
228 
229 #define rdpmc(counter, low, high)			\
230 do {							\
231 	u64 _l = native_read_pmc((counter));		\
232 	(low)  = (u32)_l;				\
233 	(high) = (u32)(_l >> 32);			\
234 } while (0)
235 
236 #define rdtscp(low, high, aux)					\
237 do {                                                            \
238 	unsigned long long _val = native_read_tscp(&(aux));     \
239 	(low) = (u32)_val;                                      \
240 	(high) = (u32)(_val >> 32);                             \
241 } while (0)
242 
243 #define rdtscpll(val, aux) (val) = native_read_tscp(&(aux))
244 
245 #endif	/* !CONFIG_PARAVIRT */
246 
247 #define checking_wrmsrl(msr, val) wrmsr_safe((msr), (u32)(val),		\
248 					     (u32)((val) >> 32))
249 
250 #define write_tsc(val1, val2) wrmsr(MSR_IA32_TSC, (val1), (val2))
251 
252 #define write_rdtscp_aux(val) wrmsr(MSR_TSC_AUX, (val), 0)
253 
254 struct msr *msrs_alloc(void);
255 void msrs_free(struct msr *msrs);
256 
257 #endif /* __KERNEL__ */
258 #endif /* __ASSEMBLY__ */
259 #endif /* _ASM_X86_MSR_H */
260